

# Section 27. USB On-The-Go (OTG)

# **HIGHLIGHTS**

This section of the manual contains the following major topics:

| 27.1  | Introduction                              | 27-2  |
|-------|-------------------------------------------|-------|
| 27.2  | Control Registers                         | 27-4  |
| 27.3  | Operation                                 | 27-36 |
| 27.4  | Host Mode Operation                       | 27-51 |
| 27.5  | Interrupts                                | 27-59 |
| 27.6  | I/O Pins                                  | 27-62 |
| 27.7  | Operation in Debug and Power-Saving Modes | 27-64 |
| 27.8  | Effects of a Reset                        | 27-66 |
| 27.9  | Related Application Notes                 | 27-67 |
| 27.10 | Revision History                          | 27-68 |

#### INTRODUCTION 27.1

The PIC32MX USB module includes the following features:

- USB Full-Speed Support for Host and Device
- Low-Speed Host Support
- USB On-The-Go (OTG) Support
- Integrated Signaling Resistors
- Integrated Analog Comparators for VBUS Monitoring
- Integrated USB Transceiver
- · Transaction Handshaking Performed by Hardware
- · Endpoint Buffering Anywhere in System RAM
- Integrated Bus Master to Access System RAM and Flash
- USB module does not require the PIC32 DMA module for its operation

The Universal Serial Bus (USB) module contains analog and digital components to provide a USB 2.0 full-speed and low-speed embedded host, full-speed device, or OTG implementation with a minimum of external components. This module in Host mode is intended for use as an embedded host and therefore does not implement a UHCI or OHCI controller.

The USB module consists of the clock generator, the USB voltage comparators, the transceiver, the Serial Interface Engine (SIE), a dedicated USB Bus Master, pull-up and pull-down resistors and the register interface. A block diagram of the PIC32MX USB OTG module is presented in Figure 27-1.

The clock generator provides the 48 MHz clock, which is required for USB full speed and low speed communication. The voltage comparators monitor the voltage on the VBUS pin to determine the state of the bus. The transceiver provides the analog translation between the USB bus and the digital logic. The SIE is a state machine that transfers data to and from the endpoint buffers, and generates the hardware protocol for data transfers. The USB Bus Master transfers data between the data buffers in RAM and the SIE. The integrated pull-up and pull-down resistors eliminate the need for external signaling components. The register interface allows the CPU to configure and communicate with the module.

**IMPORTANT:** The implementation and use of the USB specifications, as well as other third-party specifications or technologies, may require licensing; including, but not limited to, USB Implementers Forum, Inc. (also referred to as USB-IF). The user is fully responsible for investigating and satisfying any applicable licensing obligations.



#### 27.2 CONTROL REGISTERS

The USB module includes the following Special Function Registers (SFRs):

- U1OTGIR: USB OTG Interrupt Flags Register
- U1OTGIE: USB OTG Interrupt Enable Register
- U1OTGSTAT: USB Comparator and Pin Status Register
- U1OTGCON: USB Resistor and Pin Control Register
- U1PWRC: USB Power Control Register
- U1IR: USB Pending Interrupt Register
- U1IE: USB Interrupt Enable Register
- U1EIR: USB Pending Error Interrupt Register
- U1EIE: USB Interrupt Enable Register
- U1STAT: USB Status FIFO Register
- U1CON: USB Module Control Register
- U1ADDR: USB Address Register
- U1FRMH and U1FRML: USB Frame Counter Registers
- U1TOK: USB Host Control Register
- U1SOF: USB SOF Counter Register
- U1BDTP1, U1BDTP2 and U1BDTP3: USB Buffer Descriptor Table Pointer Register
- U1CNFG1: USB Debug and Idle Register
- U1EP0-U1EP15: USB Endpoint Control Register

# 27.2.1 U1OTGIR Register

U1OTGIR (Register 27-1) records changes on the ID, data and VBUS pins, enabling software to determine which event caused an interrupt. The interrupt bits are cleared by writing a '1' to the corresponding interrupt.

### 27.2.2 U1OTGIE Register

U1OTGIE (Register 27-2) enables the corresponding interrupt status bits defined in the U1OTGIR register to generate an interrupt.

### 27.2.3 U1OTGSTAT Register

U1OTGSTAT (Register 27-3) provides access to the status of the VBUS voltage comparators and the debounced status of the ID pin.

### 27.2.4 U1OTGCON Register

U1OTGCON (Register 27-4) controls the operation of the VBUS pin, and the pull-up and pull-down resistors.

### 27.2.5 U1PWRC Register

U1PWRC (Register 27-5) controls the power-saving modes, as well as the module enable/disable control.

#### 27.2.6 U1IR Register

U1IR (Register 27-6) contains information on pending interrupts. Once an interrupt bit is set, it can be cleared by writing a '1' to the corresponding bit.

#### 27.2.7 U1IE Register

U1IE (Register 27-7) values provide gating of the various interrupt signals onto the USB interrupt signal. These values do not interact with the USB module. Setting any of these bits enables the corresponding interrupt source in the U1IR register.

# 27.2.8 U1EIR Register

U1EIR (Register 27-8) contains information on pending error interrupt values. Once an interrupt bit is set, it can be cleared by writing a '1' to the corresponding bit.

# 27.2.9 U1EIE Register

U1EIE (Register 27-9) values provide gating of the various interrupt signals onto the USB interrupt signal. These values do not interact with the USB module. Setting any of these bits enables the respective interrupt source in the U1EIR register, if UERR is also set in the U1IE register.

# 27.2.10 U1STAT Register

U1STAT (Register 27-10) is a 16-deep First In, First Out (FIFO) register. It is read-only by the CPU and read/write by the USB module. U1STAT is only valid when the U1IR<TRNIF> bit is set.

### 27.2.11 U1CON Register

U1CON (Register 27-11) provides miscellaneous control and information about the module.

# 27.2.12 U1ADDR Register

U1ADDR (Register 27-12) is a read/write register from the CPU side and read-only from the USB module side. Although the register values affect the settings of the USB module, the content of the registers does not change during access.

In Device mode, this address defines the USB device address as assigned by the host during the SETUP phase. The firmware writes the address in response to the SETUP request. The address is automatically reset when a USB bus Reset is detected. In Host mode, the module transmits the address provided in this register with the corresponding token packet. This allows the USB module to uniquely address the connected device.

# 27.2.13 U1FRMH and U1FRML Registers

U1FRMH and U1FRML (Register 27-13 and Register 27-14) are read-only registers. The frame number is formed by concatenating the two 8-bit registers. The high-order byte is in the U1FRMH register, and the low-order byte is in U1FRML.

### 27.2.14 U1TOK Register

U1TOK (Register 27-15) is a read/write register required when the module operates as a host. It is used to specify the token type, PID<3:0> (Packet ID), and the endpoint, EP<3:0>, being addressed by the host processor. Writing to this register triggers a host transaction.

# 27.2.15 U1SOF Register

U1SOF (Register 27-16) threshold is a read/write register that contains the count bits of the Start-of-Frame (SOF) threshold value, and are used in Host mode only.

To prevent colliding a packet data with the SOF token that is sent every 1 ms, the USB module will not send any new transactions within the last U1SOF byte times. The USB module will complete any transactions that are in progress. In Host mode, the SOF interrupt occurs when this threshold is reached, not when the SOF occurs. In Device mode, the interrupt occurs when a SOF is received. Transactions started within the SOF threshold are held by the USB module until after the SOF token is sent.

# 27.2.16 U1BDTP1, U1BDTP2 and U1BDTP3

These registers (Register 27-17, Register 27-18 and Register 27-19) are read/write registers that define the upper 23 bits of the 32-bit base address of the Buffer Descriptor Table (BDT) in the system memory. The BDT is forced to be 512 byte-aligned. This register allows relocation of the BDT in real time.

### 27.2.17 U1CNFG1 Register

U1CNFG1 (Register 27-20) is a read/write register that controls the Debug and Idle behavior of the module. The register must be preprogrammed prior to enabling the module.

#### 27.2.18 U1EP0 - U1EP15

These registers (Register 27-21) control the behavior of the corresponding endpoint.

### 27.2.19 Associated Registers

Refer to **Section 6. "Oscillators"** (DS61112) for information on the register bits used to enable the USB PLL and/or USB FRC clock sources.

Refer to **Section 8. "Interrupts"** (DS61108) for information on the register bits used to enable and identify the USB module interrupts.

Refer to **Section 32. "Configuration"** (DS61124) for information on the configuration bits used to enable the USB PLL and set the appropriate divisor. This section also describes the bits that can be used to reclaim the USBID and VBUSON pins if the USB module will only be operated in a mode that does not require them.

### 27.2.20 Clearing USB OTG Interrupts

Unlike other device-level interrupts, the USB OTG interrupt status flags are not freely writable in software. All USB OTG flag bits are implemented as hardware-set-only bits. These bits can only be cleared in software by writing a '1' to their locations. Writing a '0' to a flag bit has no effect.

Throughout this section, a bit that can only be cleared by writing a '1' to its location is referred to as "Write '1' to clear bit". In register descriptions, this function is indicated by the descriptor 'K'.

Table 27-1: USB Register Summary

| Table 2           |                  | rtegist      | er Summa          | 1                 | Т                 |                   |                        |                   | I                | 1                  |
|-------------------|------------------|--------------|-------------------|-------------------|-------------------|-------------------|------------------------|-------------------|------------------|--------------------|
| Address<br>Offset | Register<br>Name | Bit<br>Range | Bit<br>31/23/15/7 | Bit<br>30/22/14/6 | Bit<br>29/21/13/5 | Bit<br>28/20/12/4 | Bit<br>27/19/11/3      | Bit<br>26/18/10/2 | Bit<br>25/17/9/1 | Bit<br>24/16/8/0   |
| 0x0040            | U10TGIR          | 31:24        | _                 | _                 | _                 |                   |                        |                   | _                | _                  |
|                   |                  | 23:16        | _                 | _                 | _                 |                   | -                      |                   | _                | _                  |
|                   |                  | 15:8         |                   | _                 | _                 |                   | I                      |                   | _                | _                  |
|                   |                  | 7:0          | IDIF              | T1MSECIF          | LSTATEIF          | ACTVIF            | SESVDIF                | SESENDIF          | _                | VBUSVDIF           |
| 0x0050            | U1OTGIE          | 31:24        | ı                 | _                 | _                 |                   | I                      | ı                 | _                | _                  |
|                   |                  | 23:16        | _                 | _                 | _                 | _                 | I                      | 1                 | _                | _                  |
|                   |                  | 15:8         | _                 | _                 | _                 | _                 | _                      | _                 | _                | _                  |
|                   |                  | 7:0          | IDIE              | T1MSECIE          | LSTATEIE          | ACTVIE            | SESVDIE                | SESENDIE          | _                | VBUSVDIE           |
| 0x0060            | U1OTGSTAT        | 31:24        | _                 | _                 | _                 | _                 | _                      | _                 | _                | _                  |
|                   |                  | 23:16        | _                 | _                 | _                 | _                 | _                      | _                 | _                | _                  |
|                   |                  | 15:8         | _                 | _                 | _                 | _                 | _                      | _                 | _                | _                  |
|                   |                  | 7:0          | ID                | _                 | LSTATE            | _                 | SESVD                  | SESEND            | _                | VBUSVD             |
| 0x0070            | U10TGCON         | 31:24        | 1                 | -                 | -                 |                   | I                      | 1                 | _                | _                  |
|                   |                  | 23:16        | _                 | _                 | _                 |                   | -                      |                   | _                | _                  |
|                   |                  | 15:8         | _                 | _                 | _                 | _                 | 1                      | -                 | _                | _                  |
|                   |                  | 7:0          | DPPULUP           | DMPULUP           | DPPULDWN          | DMPULDWN          | VBUSON                 | OTGEN             | VBUSCHG          | VBUSDIS            |
| 0x0080            | U1PWRC           | 31:24        | ı                 | _                 | _                 |                   | I                      | ı                 | _                | _                  |
|                   |                  | 23:16        | ı                 | _                 | _                 | 1                 | I                      | I                 | _                | _                  |
|                   |                  | 15:8         | ı                 | _                 | _                 |                   | I                      | I                 | _                | _                  |
|                   |                  | 7:0          | UACTPND           | _                 | _                 | USLPGRD           | USBBUSY <sup>(1)</sup> | 1                 | USUSPEND         | USBPWR             |
| 0x0200            | U1IR             | 31:24        | _                 | _                 | _                 | _                 | _                      | _                 | _                | _                  |
|                   |                  | 23:16        | _                 | _                 | _                 | _                 | _                      | _                 | _                | _                  |
|                   |                  | 15:8         | _                 | _                 | _                 | _                 | _                      | _                 | _                | _                  |
|                   |                  | 7:0          | STALLIF           | ATTACHIF          | RESUMEIF          | IDLEIF            | TRNIF                  | SOFIF             | UERRIF           | URSTIF<br>DETACHIF |
| 0x0210            | U1IE             | 31:24        | _                 | _                 | _                 | _                 | _                      | _                 | _                | _                  |
|                   |                  | 23:16        | _                 | _                 | _                 | _                 | _                      | _                 | _                | _                  |
|                   |                  | 15:8         | _                 | _                 | _                 | _                 | _                      | _                 | _                | _                  |
|                   |                  | 7:0          | STALLIE           | ATTACHIE          | RESUMEIE          | IDLEIE            | TRNIE                  | SOFIE             | UERRIE           | URSTIE<br>DETACHIE |
| 0x0220            | U1EIR            | 31:24        | _                 | _                 | _                 | _                 | _                      | _                 | _                | _                  |
|                   |                  | 23:16        | _                 | _                 | _                 | _                 |                        | _                 | _                | _                  |
|                   |                  | 15:8         | _                 | _                 | _                 | _                 | _                      | _                 | _                | _                  |
|                   |                  | 7:0          | BTSEF             | BMXEF             | DMAEF             | BTOEF             | DFN8EF                 | CRC16EF           | CRC5EF<br>EOFEF  | PIDEF              |
| 0x0230            | U1EIE            | 31:24        | _                 | _                 | _                 | _                 | -                      | _                 | _                | _                  |
|                   |                  | 23:16        | _                 | _                 | _                 | _                 |                        | _                 | _                | _                  |
|                   |                  | 15:8         | _                 | _                 | _                 | _                 |                        | _                 | _                | _                  |
|                   |                  | 7:0          | BTSEE             | BMXEE             | DMAEE             | BTOEE             | DFN8EE                 | CRC16EE           | CRC5EE<br>EOFEE  | PIDEE              |
| 0x0240            | U1STAT           | 31:24        | _                 | _                 | _                 | _                 | _                      | _                 | _                | _                  |
|                   |                  | 23:16        | _                 | _                 | _                 | _                 | _                      | _                 | _                | _                  |
|                   |                  | 15:8         | _                 | _                 | _                 | _                 |                        | _                 | _                | _                  |
|                   |                  | 7:0          |                   | ENDP              | T<3:0>            |                   | DIR                    | PPBI              | _                | _                  |
| 0x0250            | U1CON            | 31:24        | _                 | _                 | _                 | _                 | _                      | _                 | _                | _                  |
|                   |                  | 23:16        | _                 | _                 | _                 | _                 | _                      | _                 | _                | _                  |
|                   |                  | 15:8         | _                 | _                 | _                 | _                 | _                      | _                 | _                | _                  |
|                   |                  | 7:0          | JSTATE            | SE0               | PKTDIS<br>TOKBUSY | USBRST            | HOSTEN                 | RESUME            | PPBRST           | USBEN<br>SOFEN     |
| 0x0260            | U1ADDR           | 31:24        | _                 | _                 | _                 | _                 | _                      | _                 | _                | _                  |
|                   |                  | 23:16        |                   | _                 | _                 | _                 | _                      | _                 | _                | _                  |
|                   |                  | 15:8         |                   | _                 | _                 | _                 | _                      |                   | _                | _                  |
|                   |                  | 7:0          |                   |                   |                   |                   | DEVADDR<6:0            |                   |                  |                    |
| Ļ <u>.</u>        | unimple          |              |                   |                   |                   |                   |                        | -                 |                  |                    |

**Legend:** — = unimplemented, read as '0'. Address offset values are shown in hexadecimal.

Note 1: This bit is not available on all devices. Refer to the specific device data sheet for details.

Table 27-1: USB Register Summary (Continued)

| Address<br>Offset |          | Bit<br>Range | Bit<br>31/23/15/7 | Bit<br>30/22/14/6 | Bit<br>29/21/13/5 | Bit<br>28/20/12/4 | Bit<br>27/19/11/3 | Bit<br>26/18/10/2 | Bit<br>25/17/9/1 | Bit<br>24/16/8/0                          |
|-------------------|----------|--------------|-------------------|-------------------|-------------------|-------------------|-------------------|-------------------|------------------|-------------------------------------------|
| 0x0270            | U1BDTP1  | 31:24        |                   | _                 | _                 | _                 | _                 | _                 |                  | _                                         |
|                   |          | 23:16        | _                 | _                 | _                 | _                 | _                 | _                 | _                | _                                         |
|                   |          | 15:8         |                   | _                 | _                 | _                 | _                 | _                 |                  | _                                         |
|                   |          | 7:0          |                   |                   | E                 | BDTPTRL<15:9      | l>                |                   |                  | _                                         |
| 0x0280            | U1FRML   | 31:24        | _                 | _                 | _                 | _                 | _                 | _                 | _                | _                                         |
|                   |          | 23:16        | _                 | _                 | _                 | _                 | _                 | _                 | _                | _                                         |
|                   |          | 15:8         | _                 | _                 | _                 | _                 | _                 | _                 | _                | _                                         |
|                   |          | 7:0          |                   |                   |                   | FRM               | L<7:0>            |                   |                  |                                           |
| 0x0290            | U1FRMH   | 31:24        | _                 | _                 | _                 | _                 | _                 | _                 | _                | _                                         |
|                   |          | 23:16        | _                 | _                 | _                 | _                 | _                 | _                 | _                | _                                         |
|                   |          | 15:8         | _                 | _                 | _                 | _                 | _                 | _                 | _                | _                                         |
|                   |          | 7:0          | _                 | _                 | _                 | _                 | _                 |                   | FRMH<2:0>        | <u> </u>                                  |
| 0x02A0            | U1TOK    | 31:24        | _                 | _                 | _                 | _                 | _                 | _                 | _                | _                                         |
|                   |          | 23:16        |                   | _                 |                   | _                 |                   |                   |                  | _                                         |
|                   |          | 15:8         | _                 | _                 | _                 | _                 | _                 | _                 |                  | _                                         |
|                   |          | 7:0          |                   |                   | <3:0>             |                   |                   |                   | <3:0>            |                                           |
| 0x02B0            | U1SOF    | 31:24        | _                 | _                 | _                 | _                 | _                 | _                 | _                | _                                         |
| OXOZBO            | 01001    | 23:16        | _                 | _                 | _                 | _                 | _                 | _                 |                  | _                                         |
|                   |          | 15:8         |                   | _                 | _                 | _                 |                   |                   |                  | _                                         |
|                   |          | 7:0          |                   |                   |                   | CNT               | ·<7:0>            |                   |                  |                                           |
| 0x02C0            | U1BDTP2  | 31:24        | _                 | _                 | _                 | — CIVI            | <u> </u>          | _                 | _                | _                                         |
| 0.0200            | 0100112  | 23:16        |                   |                   |                   |                   |                   |                   |                  |                                           |
|                   |          | 15:8         |                   |                   |                   | _                 |                   |                   |                  | _                                         |
|                   |          | 7:0          | _                 | _                 | _                 | PDTDTB            | —<br>:H<23:16>    | _                 | _                | _                                         |
| 0x02D0            | U1BDTP3  | 31:24        |                   |                   |                   | BUIFIN            | IT<23.10>         |                   |                  |                                           |
| 000200            | O IBDIF3 |              |                   | _                 |                   | _                 |                   |                   |                  | _                                         |
|                   |          | 23:16        | _                 | _                 |                   | _                 | _                 | _                 |                  | _                                         |
|                   |          | 15:8         | _                 | _                 | _                 |                   | —<br>:U<31:24>    | _                 | _                | _                                         |
| 00050             | LIACNECA | 7:0          |                   |                   |                   |                   |                   |                   |                  |                                           |
| 0x02E0            | U1CNFG1  | 31:24        | _                 |                   |                   | _                 |                   |                   |                  | _                                         |
|                   |          | 23:16        | _                 | _                 |                   | _                 | _                 | _                 | _                | _                                         |
|                   |          | 15:8         |                   | _                 |                   |                   |                   |                   |                  | —<br>———————————————————————————————————— |
|                   |          | 7:0          | UTEYE             | UOEMON            | USBFRZ            | USBSIDL           |                   |                   | _                | UASUSPND <sup>(1)</sup>                   |
| 0x0300            | U1EP0    | 31:24        |                   |                   |                   |                   |                   |                   |                  | _                                         |
|                   |          | 23:16        |                   | _                 |                   | _                 | _                 |                   | _                | _                                         |
|                   |          | 15:8         |                   | _                 | _                 | _                 | _                 | _                 | _                |                                           |
|                   | ==       | 7:0          | LSPD              | RETRYDIS          | _                 | EPCONDIS          | EPRXEN            | EPTXEN            | EPSTALL          | EPHSHK                                    |
| 0x0310            | U1EP1    | 31:24        |                   | _                 |                   | _                 | _                 | _                 |                  | _                                         |
|                   |          | 23:16        | _                 | _                 | _                 | _                 |                   | _                 |                  | _                                         |
|                   |          | 15:8         | _                 | _                 | _                 |                   |                   |                   | _                | _                                         |
|                   |          | 7:0          | _                 | _                 | _                 | EPCONDIS          | EPRXEN            | EPTXEN            | EPSTALL          | EPHSHK                                    |
| 0x0320            | U1EP2    | 31:24        | _                 | _                 | _                 | _                 |                   | _                 |                  | _                                         |
|                   |          | 23:16        |                   | _                 |                   | _                 | _                 | _                 |                  | _                                         |
|                   |          | 15:8         | _                 | _                 | _                 | _                 | _                 | _                 | -                | _                                         |
|                   |          | 7:0          | _                 | _                 | _                 | EPCONDIS          |                   | EPTXEN            | EPSTALL          | EPHSHK                                    |
| 0x0330            | U1EP3    | 31:24        | _                 | _                 | _                 | _                 | _                 | _                 | _                | _                                         |
|                   |          | 23:16        |                   | _                 | _                 | _                 | _                 | _                 |                  | _                                         |
|                   |          | 15:8         | 1                 | _                 | _                 | _                 | _                 | _                 |                  | _                                         |
|                   |          | 7:0          | 1                 | _                 | 1                 | EPCONDIS          | EPRXEN            | EPTXEN            | EPSTALL          | EPHSHK                                    |
| 0x0340            | U1EP4    | 31:24        | _                 | _                 |                   | _                 | 1                 | 1                 | I                |                                           |
|                   |          | 23:16        | I                 | _                 | ı                 | _                 | 1                 | ı                 | I                | _                                         |
| i                 | Ī        | 15:8         | 1                 | _                 | _                 | _                 |                   |                   |                  | _                                         |
|                   |          | 15.6         |                   |                   |                   |                   |                   |                   |                  |                                           |

**Legend:** — = unimplemented, read as '0'. Address offset values are shown in hexadecimal.

Note 1: This bit is not available on all devices. Refer to the specific device data sheet for details.

Table 27-1: USB Register Summary (Continued)

| Address<br>Offset |         | Bit<br>Range | Bit<br>31/23/15/7 | Bit<br>30/22/14/6 | Bit<br>29/21/13/5 | Bit<br>28/20/12/4 | Bit<br>27/19/11/3 | Bit<br>26/18/10/2 | Bit<br>25/17/9/1 | Bit<br>24/16/8/0 |
|-------------------|---------|--------------|-------------------|-------------------|-------------------|-------------------|-------------------|-------------------|------------------|------------------|
| 0x0350            | U1EP5   | 31:24        |                   | _                 | _                 | _                 | _                 | _                 | _                | _                |
|                   |         | 23:16        | _                 | _                 | _                 | _                 | _                 | _                 | _                | _                |
|                   |         | 15:8         | _                 | _                 | _                 | _                 | _                 | _                 | _                | _                |
|                   |         | 7:0          | _                 | _                 | _                 | EPCONDIS          | EPRXEN            | EPTXEN            | EPSTALL          | EPHSHK           |
| 0x0360            | U1EP6   | 31:24        | _                 | _                 | _                 | _                 | _                 | _                 | _                | _                |
|                   |         | 23:16        | _                 | _                 | _                 | _                 | _                 | _                 | _                | _                |
|                   |         | 15:8         | I                 | ı                 | _                 | _                 | ı                 | ı                 | _                | _                |
|                   |         | 7:0          |                   | _                 | _                 | EPCONDIS          | EPRXEN            | EPTXEN            | EPSTALL          | EPHSHK           |
| 0x0370            | U1EP7   | 31:24        | I                 | _                 | _                 | _                 | _                 | _                 | _                | _                |
|                   |         | 23:16        | I                 | 1                 |                   | _                 | 1                 | 1                 | _                | _                |
|                   |         | 15:8         | _                 | _                 | _                 | _                 | _                 | _                 | _                | _                |
|                   |         | 7:0          | I                 | _                 | _                 | EPCONDIS          | EPRXEN            | EPTXEN            | EPSTALL          | EPHSHK           |
| 0x0380            | U1EP8   | 31:24        | _                 | _                 | _                 | _                 | _                 | _                 | _                | _                |
|                   |         | 23:16        | _                 | _                 | _                 | _                 | _                 | _                 | _                | _                |
|                   |         | 15:8         | _                 | _                 | _                 | _                 | _                 | _                 | _                | _                |
|                   |         | 7:0          | _                 | _                 | _                 | EPCONDIS          | EPRXEN            | EPTXEN            | EPSTALL          | EPHSHK           |
| 0x0390            | U1EP9   | 31:24        | _                 | _                 | _                 | _                 | _                 | _                 | _                | _                |
|                   |         | 23:16        | _                 | _                 | _                 | _                 | _                 | _                 | _                |                  |
|                   |         | 15:8         |                   | _                 | _                 | _                 | _                 | _                 | _                | _                |
|                   |         | 7:0          | 1                 | -                 | _                 | EPCONDIS          | EPRXEN            | EPTXEN            | EPSTALL          | EPHSHK           |
| 0x03A0            | U1EP10  | 31:24        | _                 | _                 | _                 | _                 | _                 | _                 | _                | _                |
|                   |         | 23:16        | _                 | _                 | _                 | _                 | _                 | _                 | _                | _                |
|                   |         | 15:8         | _                 | _                 | _                 | _                 | _                 | _                 | _                |                  |
|                   |         | 7:0          | _                 | _                 | _                 | EPCONDIS          | EPRXEN            | EPTXEN            | EPSTALL          | EPHSHK           |
| 0x03B0            | U1EP11  | 31:24        |                   |                   | _                 | _                 |                   |                   | _                | _                |
|                   |         | 23:16        |                   |                   | _                 | _                 | _                 | _                 | _                |                  |
|                   |         | 15:8         |                   |                   | _                 | _                 |                   |                   | _                | _                |
|                   |         | 7:0          |                   |                   | _                 | EPCONDIS          | EPRXEN            | EPTXEN            | EPSTALL          | EPHSHK           |
| 0x03C0            | U1EP12  | 31:24        | _                 | _                 | _                 | _                 | _                 | _                 | _                |                  |
|                   |         | 23:16        | _                 | _                 | _                 | _                 | _                 | _                 | _                |                  |
|                   |         | 15:8         |                   | _                 | _                 |                   | - EDDYEN          | - EDTYEN          | —<br>            | _                |
| 00000             | LIAEDAO | 7:0          |                   |                   |                   | EPCONDIS          | EPRXEN            | EPTXEN            | EPSTALL          | EPHSHK           |
| 0x03D0            | U1EP13  | 31:24        |                   | _                 |                   | _                 |                   | _                 | _                | _                |
|                   |         | 23:16        |                   | _                 | _                 | _                 | _                 | _                 | _                | _                |
|                   |         | 15:8         |                   |                   |                   |                   | - EDDYEN          | - EDTYEN          | —                | EPHSHK           |
| 0.0250            | H4ED44  | 7:0          |                   | _                 |                   | EPCONDIS          | EPRXEN            | EPTXEN            | EPSTALL          | EPHONK           |
| 0x03E0            | U1EP14  | 31:24        |                   | _                 | _                 | _                 | _                 | _                 | _                | _                |
|                   |         | 23:16        |                   | _                 | _                 | _                 | _                 | _                 | _                |                  |
|                   |         | 15:8<br>7:0  |                   |                   | _                 | EDCONDIC -        | EPRXEN            | EPTXEN            | EPSTALL          | EDHOUN           |
| 0.0250            | LI4ED4F | _            |                   | _                 | _                 | EPCONDIS          |                   |                   |                  | EPHSHK           |
| 0x03F0            | U1EP15  | 31:24        |                   |                   | _                 | _                 |                   |                   | _                |                  |
|                   |         | 23:16        |                   |                   |                   | _                 |                   |                   | _                |                  |
|                   |         | 15:8         |                   |                   | _                 | EDCONDIO -        | - EDDVEN          | EDTYEN            | EDCTALL          |                  |
|                   |         | 7:0          |                   |                   | _                 | EPCONDIS          | EPRXEN            | EPTXEN            | EPSTALL          | EPHSHK           |

**Legend:** — = unimplemented, read as '0'. Address offset values are shown in hexadecimal.

Note 1: This bit is not available on all devices. Refer to the specific device data sheet for details.

Refer to **Section 6. "Oscillators"** (DS61112) for information on the register bits used to enable the USB PLL and/or USB FRC clock sources.

Refer to **Section 8. "Interrupts"** (DS61108) for information on the register bits used to enable and identify the USB module interrupts.

Refer to **Section 32. "Configuration"** (DS61124) for information on the configuration bits used to enable the USB PLL and set the appropriate divisor. This section also describes the bits that can be used to reclaim the USBID and VBUSON pins if the USB module will only be operated in a mode that does not require them.

#### Register 27-1: U10TGIR: USB OTG Interrupt Status Register

| r-x    | r-x | r-x | r-x | r-x | r-x | r-x | r-x    |
|--------|-----|-----|-----|-----|-----|-----|--------|
| _      | _   | _   | _   | _   | _   | _   | _      |
| bit 31 |     |     |     |     |     |     | bit 24 |

| r-x    | r-x | r-x | r-x | r-x | r-x | r-x | r-x    |
|--------|-----|-----|-----|-----|-----|-----|--------|
| _      | _   | _   | _   | _   | _   | _   | _      |
| bit 23 |     |     |     |     |     |     | bit 16 |

| r-x    | r-x | r-x | r-x | r-x | r-x | r-x | r-x   |
|--------|-----|-----|-----|-----|-----|-----|-------|
| _      | _   | _   | _   | _   | _   | _   | _     |
| bit 15 |     |     |     |     |     |     | bit 8 |

| R/W/K-0 | R/W/K-0  | R/W/K-0  | R/W/K-0 | R/W/K-0 | R/W/K-0  | r-x | R/W/K-0  |
|---------|----------|----------|---------|---------|----------|-----|----------|
| IDIF    | T1MSECIF | LSTATEIF | ACTVIF  | SESVDIF | SESENDIF | _   | VBUSVDIF |
| bit 7   |          |          |         |         |          |     | bit 0    |

Legend:

 $R = Readable \ bit$   $W = Writable \ bit$   $P = Programmable \ bit$   $r = Reserved \ bit$   $U = Unimplemented \ bit$   $V = Write '1' \ to \ clear$   $S = Reserved \ bit$   $S = Reserved \ bit$  S = Reserve

bit 31-8 **Reserved:** Write '0'; ignore read

bit 7 IDIF: ID State Change Indicator bit

Write a '1' to this bit to clear the interrupt.

1 = Change in ID state detected

0 = No change in ID state detected

bit 6 T1MSECIF: 1 Millisecond Timer bit

Write a '1' to this bit to clear the interrupt.

1 = 1 millisecond timer has expired

0 = 1 millisecond timer has not expired

bit 5 LSTATEIF: Line State Stable Indicator bit

Write a '1' to this bit to clear the interrupt.

1 = USB line state has been stable for 1 ms, but different from last time

0 = USB line state has not been stable for 1 ms

bit 4 ACTVIF: Bus Activity Indicator bit

Write a '1' to this bit to clear the interrupt.

1 = Activity on the D+, D-, ID or VBUS pins has caused the device to wake-up

0 = Activity has not been detected

bit 3 SESVDIF: Session Valid Change Indicator bit

Write a '1' to this bit to clear the interrupt.

1 = VBUS voltage has dropped below the session end level

0 = VBUS voltage has not dropped below the session end level

bit 2 SESENDIF: B-Device VBUS Change Indicator bit

Write a '1' to this bit to clear the interrupt.

1 = A change on the session end input was detected0 = No change on the session end input was detected

bit 1 Reserved: Write '0'; ignore read

bit 0 VBUSVDIF: A-Device VBUS Change Indicator bit

Write a '1' to this bit to clear the interrupt.

1 = Change on the session valid input detected

0 = No change on the session valid input detected

### Register 27-2: U1OTGIE: USB OTG Interrupt Enable Register

| r-x    | r-x | r-x | r-x | r-x | r-x | r-x | r-x    |
|--------|-----|-----|-----|-----|-----|-----|--------|
| _      | _   | _   | _   | _   | _   | _   | _      |
| bit 31 |     |     |     |     |     |     | bit 24 |

| r-x    | r-x | r-x | r-x | r-x | r-x | r-x | r-x    |
|--------|-----|-----|-----|-----|-----|-----|--------|
| _      | _   | _   | _   | _   | _   | _   | _      |
| bit 23 |     |     |     |     |     |     | bit 16 |

| r-x    | r-x | r-x | r-x | r-x | r-x | r-x | r-x   |
|--------|-----|-----|-----|-----|-----|-----|-------|
| _      | _   | _   | _   | _   | _   | _   | _     |
| bit 15 |     |     |     |     |     |     | bit 8 |

| R/W-0 | R/W-0    | R/W-0    | R/W-0  | R/W-0   | R/W-0    | r-x | R/W-0    |
|-------|----------|----------|--------|---------|----------|-----|----------|
| IDIE  | T1MSECIE | LSTATEIE | ACTVIE | SESVDIE | SESENDIE | _   | VBUSVDIE |
| bit 7 |          |          |        |         |          |     | bit 0    |

Legend:

R = Readable bit W = Writable bit P = Programmable bit r = Reserved bit

U = Unimplemented bit -n = Bit Value at POR: ('0', '1', x = Unknown)

bit 31-8 **Reserved:** Write '0'; ignore read

bit 7 IDIE: ID Interrupt Enable bit

1 = ID interrupt enabled0 = ID interrupt disabled

bit 6 T1MSECIE: 1 Millisecond Timer Interrupt Enable bit

1 = 1 millisecond timer interrupt enabled0 = 1 millisecond timer interrupt disabled

bit 5 LSTATEIE: Line State Interrupt Enable bit

1 = Line state interrupt enabled0 = Line state interrupt disabled

bit 4 ACTVIE: Bus Activity Interrupt Enable bit

1 = ACTIVITY interrupt enabled0 = ACTIVITY interrupt disabled

bit 3 SESVDIE: Session Valid Interrupt Enable bit

1 = Session valid interrupt enabled0 = Session valid interrupt disabled

bit 2 SESENDIE: B-Session End Interrupt Enable bit

1 = B-session end interrupt enabled0 = B-session end interrupt disabled

bit 1 Reserved: Write '0'; ignore read

bit 0 VBUSVDIE: A-VBUS Valid Interrupt Enable bit

1 = A-VBUS valid interrupt enabled0 = A-VBUS valid interrupt disabled

#### Register 27-3: U1OTGSTAT: USB OTG Status Register

| r-x    | r-x | r-x | r-x | r-x | r-x | r-x | r-x    |
|--------|-----|-----|-----|-----|-----|-----|--------|
| _      | _   | _   | _   | _   | _   | _   | _      |
| bit 31 |     |     |     |     |     |     | bit 24 |

| r-x    | r-x | r-x | r-x | r-x | r-x | r-x | r-x    |
|--------|-----|-----|-----|-----|-----|-----|--------|
| _      | _   | _   | _   | _   | _   | _   | _      |
| bit 23 |     |     |     |     |     |     | bit 16 |

| r-x    | r-x | r-x | r-x | r-x | r-x | r-x | r-x   |
|--------|-----|-----|-----|-----|-----|-----|-------|
| _      | _   | _   | _   | _   | _   | _   | _     |
| bit 15 |     |     |     |     |     |     | bit 8 |

| R-0   | r-x | R-0    | r-x | R-0   | R-0    | r-x | R-0    |
|-------|-----|--------|-----|-------|--------|-----|--------|
| ID    | _   | LSTATE | _   | SESVD | SESEND | _   | VBUSVD |
| bit 7 | •   |        |     |       | •      |     | bit 0  |

Legend:

R = Readable bit W = Writable bit P = Programmable bit r = Reserved bit

U = Unimplemented bit -n = Bit Value at POR: ('0', '1', x = Unknown)

bit 31-8 Reserved: Write '0'; ignore read

bit 7 ID: ID Pin State Indicator bit

1 = No cable is attached or a type B cable has been plugged into the USB receptacle

0 = A "type A" OTG cable has been plugged into the USB receptacle

bit 6 Reserved: Write '0'; ignore read

bit 5 LSTATE: Line State Stable Indicator bit

1 = USB line state (U1CON<SE0> and U1CON<JSTATE>) has been stable for the previous 1 ms

0 = USB line state (U1CON<SE0> and U1CON<JSTATE>) has not been stable for the previous 1 ms

bit 4 **Reserved:** Write '0'; ignore read

bit 3 SESVD: Session Valid Indicator bit

1 = VBUS voltage is above Session Valid on the A or B device

0 = VBUS voltage is below Session Valid on the A or B device

bit 2 SESEND: B-Session End Indicator bit

1 = VBUS voltage is below Session Valid on the B device

0 = VBUS voltage is above Session Valid on the B device

bit 1 **Reserved:** Write '0'; ignore read

bit 0 **VBUSVD:** A-VBUS Valid Indicator bit

1 = VBUS voltage is above Session Valid on the A device

0 = VBUS voltage is below Session Valid on the A device

#### Register 27-4: U10TGCON: USB OTG Control Register

| r-x    | r-x | r-x | r-x | r-x | r-x | r-x | r-x    |
|--------|-----|-----|-----|-----|-----|-----|--------|
| _      | _   | _   | _   | _   | _   | _   | _      |
| bit 31 |     |     |     |     |     |     | bit 24 |

| r-x    | r-x | r-x | r-x | r-x | r-x | r-x | r-x    |
|--------|-----|-----|-----|-----|-----|-----|--------|
| _      | _   | _   | _   | _   | _   | _   | _      |
| bit 23 |     |     |     |     |     |     | bit 16 |

| r-x    | r-x | r-x | r-x | r-x | r-x | r-x | r-x   |
|--------|-----|-----|-----|-----|-----|-----|-------|
| _      | _   | _   | _   | _   | _   | _   | _     |
| bit 15 |     |     |     |     |     |     | bit 8 |

| R/W-0   | R/W-0   | R/W-0    | R/W-0    | R/W-0  | R/W-0 | R/W-0   | R/W-0   |
|---------|---------|----------|----------|--------|-------|---------|---------|
| DPPULUP | DMPULUP | DPPULDWN | DMPULDWN | VBUSON | OTGEN | VBUSCHG | VBUSDIS |
| bit 7   |         |          |          |        |       |         | bit 0   |

Legend:

R = Readable bit W = Writable bit P = Programmable bit r = Reserved bit

U = Unimplemented bit -n = Bit Value at POR: ('0', '1', x = Unknown)

bit 31-8 **Reserved:** Write '0'; ignore read

bit 7 **DPPULUP:** D+ Pull-Up Enable bit

1 = D+ data line pull-up resistor is enabled0 = D+ data line pull-up resistor is disabled

bit 6 DMPULUP: D- Pull-Up Enable bit

1 = D- data line pull-up resistor is enabled0 = D- data line pull-up resistor is disabled

bit 5 **DPPULDWN:** D+ Pull-Down Enable bit

1 = D+ data line pull-down resistor is enabled 0 = D+ data line pull-down resistor is disabled

bit 4 DMPULDWN: D- Pull-Down Enable bit

1 = D- data line pull-down resistor is enabled0 = D- data line pull-down resistor is disabled

bit 3 VBUSON: VBUS Power-on bit

1 = VBUS line is powered

0 = VBUS line is not powered

bit 2 OTGEN: OTG Functionality Enable bit

1 = DPPULUP, DMPULUP, DPPULDWN and DMPULDWN bits are under software control

0 = DPPULUP, DMPULUP, DPPULDWN and DMPULDWN bits are under USB hardware control

bit 1 VBUSCHG: VBUS Charge Enable bit

1 = VBUS line is charged through a pull-up resistor0 = VBUS line is not charged through a resistor

bit 0 VBUSDIS: VBUS Discharge Enable bit

1 = VBUS line is discharged through a pull-down resistor

0 = VBUS line is not discharged through a resistor

#### Register 27-5: U1PWRC: USB Power Control Register

| r-x    | r-x | r-x | r-x | r-x | r-x | r-x | r-x    |
|--------|-----|-----|-----|-----|-----|-----|--------|
| _      | _   | _   | _   | _   | _   | _   | _      |
| bit 31 |     |     |     |     |     |     | bit 24 |

| r-x    | r-x | r-x | r-x | r-x | r-x | r-x | r-x    |
|--------|-----|-----|-----|-----|-----|-----|--------|
| _      | _   | _   | _   | _   |     | _   | _      |
| bit 23 |     |     |     |     |     |     | bit 16 |

| r-x    | r-x | r-x | r-x | r-x | r-x | r-x | r-x   |
|--------|-----|-----|-----|-----|-----|-----|-------|
| _      | _   | _   | _   | _   | _   | _   | _     |
| bit 15 |     |     |     |     |     |     | bit 8 |

| R-0     | r-x | r-x | R/W-0   | R/W-0                  | r-x | R/W-0    | R/W-0  |
|---------|-----|-----|---------|------------------------|-----|----------|--------|
| UACTPND | _   | _   | USLPGRD | USBBUSY <sup>(1)</sup> | _   | USUSPEND | USBPWR |
| bit 7   |     |     |         |                        |     |          | bit 0  |

Legend:

R = Readable bit W = Writable bit P = Programmable bit r = Reserved bit

U = Unimplemented bit -n = Bit Value at POR: ('0', '1', x = Unknown)

bit 31-8 **Reserved:** Write '0'; ignore read bit 7 **UACTPND:** USB Activity Pending bit

1 = USB bus activity has been detected; but an interrupt is pending, it has not been generated yet

0 = An interrupt is not pending

bit 6-5 **Reserved:** Write '0'; ignore read

bit 4 USLPGRD: USB Sleep Entry Guard bit

1 = Sleep entry is blocked if USB bus activity is detected or if a notification is pending

0 = USB module does not block Sleep entry

bit 3 **USBBUSY:** USB Module Busy bit<sup>(1)</sup>

1 = USB module is active or disabled, but not ready to be enabled

0 = USB module is not active and is ready to be enabled

**Note:** When USBPWR = 0 and USBBUSY = 1, status from all other registers is invalid and writes

to all USB module registers produce undefined results.

bit 2 Reserved: Write '0'; ignore read

bit 1 USUSPEND: USB Suspend Mode bit

1 = USB module is placed in Suspend mode

(The 48 MHz USB clock will be gated off. The transceiver is placed in a low-power state.)

0 = USB module operates normally

bit 0 USBPWR: USB Operation Enable bit

1 = USB module is turned on

0 = USB module is disabled

(Outputs held inactive, device pins not used by USB, analog features are shut down to reduce power consumption.)

power consumption.)

Note 1: This bit is not available on all devices. Refer to the specific device data sheet for details.

Register 27-6: U1IR: USB Interrupt Register

| r-x    | r-x | r-x | r-x | r-x | r-x | r-x | r-x    |
|--------|-----|-----|-----|-----|-----|-----|--------|
| _      | _   | _   | _   | _   | _   | _   | _      |
| bit 31 |     |     |     |     |     |     | bit 24 |

| r-x    | r-x | r-x | r-x | r-x | r-x | r-x | r-x    |
|--------|-----|-----|-----|-----|-----|-----|--------|
| _      | _   | _   | _   | _   | _   | _   | _      |
| bit 23 |     |     |     |     |     |     | bit 16 |

| r-x    | r-x | r-x | r-x | r-x | r-x | r-x | r-x   |
|--------|-----|-----|-----|-----|-----|-----|-------|
| _      | _   | _   | _   | _   | _   | _   | _     |
| bit 15 |     |     |     |     |     |     | bit 8 |

| R/W/K-0    | R/W/K-0                 | R/W/K-0                 | R/W/K-0 | R/W/K-0              | R/W/K-0 | R/K-0                 | R/W/K-0                 |
|------------|-------------------------|-------------------------|---------|----------------------|---------|-----------------------|-------------------------|
| STALLIF    | ATTACHIF <sup>(1)</sup> | RESUMEIF <sup>(2)</sup> | IDLEIF  | TRNIF <sup>(3)</sup> | SOFIF   | UERRIF <sup>(4)</sup> | URSTIF <sup>(5)</sup>   |
| O I/ (LLII | 7(17(01))               | I TEGOWIE               | IDELII  | 11000                | 00111   | OLIVIII               | DETACHIF <sup>(6)</sup> |
| bit 7      |                         |                         |         |                      |         |                       | bit 0                   |

Legend:

 $R = Readable \ bit$   $W = Writable \ bit$   $P = Programmable \ bit$   $r = Reserved \ bit$   $U = Unimplemented \ bit$   $W = Writable \ bit$   $V = Writable \ bit$ 

bit 31-8 **Reserved:** Write '0'; ignore read

bit 7 STALLIF: STALL Handshake Interrupt bit

Write a '1' to this bit to clear the interrupt.

1 = In Host mode a STALL handshake was received during the handshake phase of the transaction In Device mode a STALL handshake was transmitted during the handshake phase of the transaction

0 = STALL handshake has not been sent

bit 6 **ATTACHIF:** Peripheral Attach Interrupt bit<sup>(1)</sup>

Write a '1' to this bit to clear the interrupt.

1 = Peripheral attachment was detected by the USB module

0 = Peripheral attachment was not detected

bit 5 **RESUMEIF:** Resume Interrupt bit<sup>(2)</sup>

Write a '1' to this bit to clear the interrupt.

1 = K-State is observed on the D+ or D- pin for 2.5  $\mu$ s

0 = K-State is not observed

bit 4 IDLEIF: Idle Detect Interrupt bit

Write a '1' to this bit to clear the interrupt.

1 = Idle condition detected (constant Idle state of 3 ms or more)

0 = No Idle condition detected

- **Note 1:** This bit is valid only if the HOSTEN bit is set (see Register 27-11), there is no activity on the USB for 2.5  $\mu$ s, and the current bus state is not SE0.
  - 2: When not in Suspend mode, this interrupt should be disabled.
  - 3: Clearing this bit will cause the STAT FIFO to advance.
  - 4: Only error conditions enabled through the U1EIE register will set this bit.
  - 5: Device mode.
  - 6: Host mode.

### Register 27-6: U1IR: USB Interrupt Register (Continued)

bit 3 TRNIF: Token Processing Complete Interrupt bit (3)

Write a '1' to this bit to clear the interrupt.

1 = Processing of current token is complete; a read of the U1STAT register will provide endpoint information

0 = Processing of current token not complete

bit 2 SOFIF: SOF Token Interrupt bit

Write a '1' to this bit to clear the interrupt.

1 = SOF token received by the peripheral or the SOF threshold reached by the host

0 = SOF token was not received nor threshold reached

bit 1 **UERRIF:** USB Error Condition Interrupt bit (4)

Write a '1' to this bit to clear the interrupt.

1 = Unmasked error condition has occurred

0 = Unmasked error condition has not occurred

bit 0 URSTIF: USB Reset Interrupt bit (Device mode) (5)

1 = Valid USB Reset has occurred

0 = No USB Reset has occurred

**DETACHIF:** USB Detach Interrupt bit (Host mode)<sup>(6)</sup>

1 = Peripheral detachment was detected by the USB module

0 = Peripheral detachment was not detected

**Note 1:** This bit is valid only if the HOSTEN bit is set (see Register 27-11), there is no activity on the USB for 2.5  $\mu$ s, and the current bus state is not SE0.

- 2: When not in Suspend mode, this interrupt should be disabled.
- 3: Clearing this bit will cause the STAT FIFO to advance.
- 4: Only error conditions enabled through the U1EIE register will set this bit.
- 5: Device mode.
- 6: Host mode.

Register 27-7: U1IE: USB Interrupt Enable Register<sup>(1)</sup>

| r-x    | r-x | r-x | r-x | r-x | r-x | r-x | r-x    |
|--------|-----|-----|-----|-----|-----|-----|--------|
| _      | _   | _   | _   | _   | _   | _   | _      |
| bit 31 |     |     |     |     |     |     | bit 24 |

| r-x    | r-x | r-x | r-x | r-x | r-x | r-x | r-x    |
|--------|-----|-----|-----|-----|-----|-----|--------|
| _      | _   | _   | _   | _   | _   | _   | _      |
| bit 23 |     |     |     |     |     |     | bit 16 |

| r-x    | r-x | r-x | r-x | r-x | r-x | r-x | r-x   |
|--------|-----|-----|-----|-----|-----|-----|-------|
| _      | _   | _   | _   | _   | _   | _   | _     |
| bit 15 |     |     |     |     |     |     | bit 8 |

| R/W-0   | R/W-0    | R/W-0    | R/W-0  | R/W-0 | R/W-0 | R/W-0  | R/W-0                                         |
|---------|----------|----------|--------|-------|-------|--------|-----------------------------------------------|
| STALLIE | ATTACHIE | RESUMEIE | IDLEIE | TRNIE | SOFIE | UERRIE | URSTIE <sup>(2)</sup> DETACHIE <sup>(3)</sup> |
| bit 7   | •        |          |        |       |       | •      | bit 0                                         |

Legend:

R = Readable bit W = Writable bit P = Programmable bit r = Reserved bit

U = Unimplemented bit -n = Bit Value at POR: ('0', '1', x = Unknown)

bit 31-8 Reserved: Write '0'; ignore read

bit 7 STALLIE: STALL Handshake Interrupt Enable bit

1 = STALL interrupt enabled0 = STALL interrupt disabled

bit 6 ATTACHIE: ATTACH Interrupt Enable bit

1 = ATTACH interrupt enabled0 = ATTACH interrupt disabled

bit 5 RESUMEIE: RESUME Interrupt Enable bit

1 = RESUME interrupt enabled0 = RESUME interrupt disabled

bit 4 IDLEIE: Idle Detect Interrupt Enable bit

1 = Idle interrupt enabled0 = Idle interrupt disabled

bit 3 TRNIE: Token Processing Complete Interrupt Enable bit

1 = TRNIF interrupt enabled0 = TRNIF interrupt disabled

bit 2 SOFIE: SOF Token Interrupt Enable bit

1 = SOFIF interrupt enabled0 = SOFIF interrupt disabled

bit 1 **UERRIE:** USB Error Interrupt Enable bit

1 = USB Error interrupt enabled0 = USB Error interrupt disabled

Note 1: For an interrupt to propagate to the USBIF (IFS1<25>), the UERRIE bit (U1IE<1>) must be set.

2: Device mode.

3: Host mode.

Register 27-7: U1IE: USB Interrupt Enable Register<sup>(1)</sup> (Continued)

bit 0 URSTIE: USB Reset Interrupt Enable bit<sup>(2)</sup>

1 = URSTIF interrupt enabled0 = URSTIF interrupt disabled

**DETACHIE:** USB Detach Interrupt Enable bit<sup>(3)</sup>

1 = DATTCHIF interrupt enabled0 = DATTCHIF interrupt disabled

**Note 1:** For an interrupt to propagate to the USBIF (IFS1<25>), the UERRIE bit (U1IE<1>) must be set.

2: Device mode.

3: Host mode.

#### Register 27-8: U1EIR: USB Error Interrupt Status Register

| r-x    | r-x | r-x | r-x | r-x | r-x | r-x | r-x    |
|--------|-----|-----|-----|-----|-----|-----|--------|
| _      | _   | _   | _   | _   | _   | _   | _      |
| bit 31 |     |     |     |     |     |     | bit 24 |

| r-x    | r-x | r-x | r-x | r-x | r-x | r-x | r-x    |
|--------|-----|-----|-----|-----|-----|-----|--------|
| _      | _   | _   | _   | _   | _   |     | _      |
| bit 23 |     |     |     |     |     |     | bit 16 |

| r-x    | r-x | r-x | r-x | r-x | r-x | r-x | r-x   |
|--------|-----|-----|-----|-----|-----|-----|-------|
| _      | _   | _   | _   | _   | _   | _   | _     |
| bit 15 |     |     |     |     |     |     | bit 8 |

| R/W/K-0 | R/W/K-0 | R/W/K-0              | R/W/K-0              | R/W/K-0 | R/W/K-0 | R/W-0                                           | R/W-0 |
|---------|---------|----------------------|----------------------|---------|---------|-------------------------------------------------|-------|
| BTSEF   | BMXEF   | DMAEF <sup>(1)</sup> | BTOEF <sup>(2)</sup> | DFN8EF  | CRC16EF | CRC5EF <sup>(3,4)</sup><br>EOFEF <sup>(5)</sup> | PIDEF |
| bit 7   |         |                      |                      |         |         |                                                 | bit 0 |

Legend:

 $R = Readable \ bit$   $W = Writable \ bit$   $P = Programmable \ bit$   $r = Reserved \ bit$   $U = Unimplemented \ bit$   $K = Write '1' \ to \ clear$   $-n = Bit \ Value \ at \ POR: ('0', '1', \ x = unknown)$ 

bit 31-8 **Reserved:** Write '0'; ignore read

bit 7 BTSEF: Bit Stuff Error Flag bit

Write a '1' to this bit to clear the interrupt. 1 = Packet rejected due to bit stuff error

0 = Packet accepted

bit 6 BMXEF: Bus Matrix Error Flag bit

Write a '1' to this bit to clear the interrupt.

1 = The base address, of the BDT, or the address of an individual buffer pointed to by a BDT entry, is invalid.

0 = No address error

bit 5 **DMAEF:** DMA Error Flag bit<sup>(1)</sup>

Write a '1' to this bit to clear the interrupt. 1 = USB DMA error condition detected

0 = No DMA error

- **Note 1:** This type of error occurs when the module's request for the DMA bus is not granted in time to service the module's demand for memory, resulting in an overflow or underflow condition, and/or the allocated buffer size is not sufficient to store the received data packet causing it to be truncated.
  - 2: This type of error occurs when more than 16-bit-times of Idle from the previous End-of-Packet (EOP) has elapsed.
  - **3:** This type of error occurs when the module is transmitting or receiving data and the SOF counter has reached zero.
  - 4: Device mode.
  - 5: Host mode.

### Register 27-8: U1EIR: USB Error Interrupt Status Register (Continued)

bit 4 BTOEF: Bus Turnaround Time-Out Error Flag bit<sup>(2)</sup>

Write a '1' to this bit to clear the interrupt. 1 = Bus turnaround time-out has occurred

0 = No bus turnaround time-out

bit 3 **DFN8EF:** Data Field Size Error Flag bit

Write a '1' to this bit to clear the interrupt.

1 = Data field received is not an integral number of bytes0 = Data field received is an integral number of bytes

bit 2 CRC16EF: CRC16 Failure Flag bit

Write a '1' to this bit to clear the interrupt.

1 = Data packet rejected due to CRC16 error

0 = Data packet accepted

bit 1 CRC5EF: CRC5 Host Error Flag bit (3,4)

Write a '1' to this bit to clear the interrupt.

1 = Token packet rejected due to CRC5 error

0 = Token packet accepted
EOFEF: EOF Error Flag bit(5)
1 = EOF error condition detected
0 = No EOF error condition

bit 0 PIDEF: PID Check Failure Flag bit

1 = PID check failed0 = PID check passed

- **Note 1:** This type of error occurs when the module's request for the DMA bus is not granted in time to service the module's demand for memory, resulting in an overflow or underflow condition, and/or the allocated buffer size is not sufficient to store the received data packet causing it to be truncated.
  - 2: This type of error occurs when more than 16-bit-times of Idle from the previous End-of-Packet (EOP) has elapsed.
  - **3:** This type of error occurs when the module is transmitting or receiving data and the SOF counter has reached zero.
  - 4: Device mode.
  - 5: Host mode.

# Register 27-9: U1EIE: USB Error Interrupt Enable Register<sup>(1)</sup>

| r-x    | r-x | r-x | r-x | r-x | r-x | r-x | r-x    |
|--------|-----|-----|-----|-----|-----|-----|--------|
| _      | _   | _   | _   | _   | -   | _   | _      |
| bit 31 |     |     |     |     |     |     | bit 24 |

| r-x    | r-x | r-x | r-x | r-x | r-x | r-x | r-x    |
|--------|-----|-----|-----|-----|-----|-----|--------|
| _      | _   | _   | _   | _   | _   | _   | _      |
| bit 23 |     |     |     |     |     |     | bit 16 |

| r-x    | r-x | r-x | r-x | r-x | r-x | r-x | r-x   |
|--------|-----|-----|-----|-----|-----|-----|-------|
| _      | _   | _   | _   | _   | _   | _   | _     |
| bit 15 |     |     |     |     |     |     | bit 8 |

| R/W-0 | R/W-0 | R/W-0 | R/W-0 | R/W-0  | R/W-0   | R/W-0                                         | R/W-0 |
|-------|-------|-------|-------|--------|---------|-----------------------------------------------|-------|
| BTSEE | BMXEE | DMAEE | BTOEE | DFN8EE | CRC16EE | CRC5EE <sup>(2)</sup><br>EOFEE <sup>(3)</sup> | PIDEE |
| bit 7 |       |       |       |        |         |                                               | bit 0 |

Legend:

R = Readable bit W = Writable bit P = Programmable bit r = Reserved bit

U = Unimplemented bit -n = Bit Value at POR: ('0', '1', x = Unknown)

bit 31-8 Reserved: Write '0'; ignore read

bit 7 BTSEE: Bit Stuff Error Interrupt Enable bit

1 = BTSEF interrupt enabled0 = BTSEF interrupt disabled

bit 6 BMXEE: Bus Matrix Error Interrupt Enable bit

1 = BMXEF interrupt enabled0 = BMXEF interrupt disabled

bit 5 DMAEE: DMA Error Interrupt Enable bit

1 = DMAEF interrupt enabled0 = DMAEF interrupt disabled

bit 4 BTOEE: Bus Turnaround Time-out Error Interrupt Enable bit

1 = BTOEF interrupt enabled0 = BTOEF interrupt disabled

bit 3 **DFN8EE:** Data Field Size Error Interrupt Enable bit

1 = DFN8EF interrupt enabled0 = DFN8EF interrupt disabled

bit 2 CRC16EE: CRC16 Failure Interrupt Enable bit

1 = CRC16EF interrupt enabled0 = CRC16EF interrupt disabled

Note 1: For an interrupt to propagate USBIF (IFS1<25>), the UERRIE bit (U1IE<1>) must be set.

2: Device mode.

3: Host mode.

Register 27-9: U1EIE: USB Error Interrupt Enable Register<sup>(1)</sup> (Continued)

bit 1 CRC5EE: CRC5 Host Error Interrupt Enable bit<sup>(2)</sup>

1 = CRC5EF interrupt enabled0 = CRC5EF interrupt disabled

**EOFEE:** EOF Error Interrupt Enable bit<sup>(3)</sup>

1 = EOF interrupt enabled0 = EOF interrupt disabled

bit 0 PIDEE: PID Check Failure Interrupt Enable bit

1 = PIDEF interrupt enabled0 = PIDEF interrupt disabled

Note 1: For an interrupt to propagate USBIF (IFS1<25>), the UERRIE bit (U1IE<1>) must be set.

2: Device mode.

3: Host mode.

# Register 27-10: U1STAT: USB Status Register<sup>(1)</sup>

| r-x    | r-x | r-x | r-x | r-x | r-x | r-x | r-x    |
|--------|-----|-----|-----|-----|-----|-----|--------|
| _      | _   | _   | _   | _   | _   | _   | _      |
| bit 31 |     |     |     |     |     |     | bit 24 |

| r-x    | r-x | r-x | r-x | r-x | r-x | r-x | r-x    |
|--------|-----|-----|-----|-----|-----|-----|--------|
| _      | _   | _   | _   | _   | _   | _   | _      |
| bit 23 |     |     |     |     |     |     | bit 16 |

| r-x    | r-x | r-x | r-x | r-x | r-x | r-x | r-x   |
|--------|-----|-----|-----|-----|-----|-----|-------|
| _      | _   | _   | _   | _   | _   | _   | _     |
| bit 15 |     |     |     |     |     |     | bit 8 |

| R-x   | R-x               | R-x    | R-x | R-x | R-x  | r-x | r-x   |
|-------|-------------------|--------|-----|-----|------|-----|-------|
|       | ENDP <sup>-</sup> | T<3:0> |     | DIR | PPBI | _   | _     |
| bit 7 |                   |        |     | •   | •    |     | bit 0 |

Legend:

R = Readable bit W = Writable bit P = Programmable bit r = Reserved bit

U = Unimplemented bit -n = Bit Value at POR: ('0', '1', x = Unknown)

bit 31-8 **Reserved:** Write '0'; ignore read

bit 7-4 **ENDPT<3:0>:** Encoded Number of Last Endpoint Activity bits

(Represents the number of the BDT, updated by the last USB transfer.)

1111 = Endpoint 15

1110 = Endpoint 14

•

0001 = Endpoint 1

0000 = Endpoint 0

bit 3 DIR: Last BD Direction Indicator bit

1 = Last transaction was a transmit transfer (TX)

0 = Last transaction was a receive transfer (RX)

bit 2 PPBI: Ping-Pong BD Pointer Indicator bit

1 = The last transaction was to the ODD BD bank

0 = The last transaction was to the EVEN BD bank

bit 1-0 Reserved: Write '0'; ignore read

Note 1: The U1STAT register is a window into a 4-byte FIFO maintained by the USB module. U1STAT value is only valid when U1IR<TRNIF> is active. Clearing the U1IR<TRNIF> bit advances the FIFO. Data in register is invalid when U1IR<TRNIF> = 0.

#### Register 27-11: U1CON: USB Control Register

| r-x    | r-x | r-x | r-x | r-x | r-x | r-x | r-x    |
|--------|-----|-----|-----|-----|-----|-----|--------|
| _      | _   | _   | _   | _   | _   | _   | _      |
| bit 31 |     |     |     |     |     |     | bit 24 |

| r-x    | r-x | r-x | r-x | r-x | r-x | r-x | r-x    |
|--------|-----|-----|-----|-----|-----|-----|--------|
| _      | _   | _   | _   | -   | -   | _   | _      |
| bit 23 |     |     |     |     |     |     | bit 16 |

| r-x    | r-x | r-x | r-x | r-x | r-x | r-x | r-x   |
|--------|-----|-----|-----|-----|-----|-----|-------|
| _      | _   | _   | _   | _   | _   | _   | _     |
| bit 15 |     |     |     |     |     |     | bit 8 |

| R-x      | R-x | R/W-0                    | R/W-0  | R/W-0                 | R/W-0                 | R/W-0  | R/W-0                |
|----------|-----|--------------------------|--------|-----------------------|-----------------------|--------|----------------------|
| ICTATE   | CE0 | PKTDIS <sup>(4)</sup>    | USBRST | HOSTEN <sup>(2)</sup> | RESUME <sup>(3)</sup> | PPBRST | USBEN <sup>(4)</sup> |
| JSTATE S | SE0 | TOKBUSY <sup>(1,5)</sup> | USBRST | HOSTEN,               | RESUME                | FFDRSI | SOFEN <sup>(5)</sup> |
| bit 7    |     |                          |        |                       |                       |        | bit 0                |

### Legend:

R = Readable bit W = Writable bit P = Programmable bit r = Reserved bit

U = Unimplemented bit -n = Bit Value at POR: ('0', '1', x = Unknown)

bit 31-8 **Reserved:** Write '0'; ignore read

bit 7 JSTATE: Live Differential Receiver JSTATE flag bit

1 = JSTATE detected on the USB

0 = No JSTATE detected

bit 6 **SE0:** Live Single-Ended Zero flag bit

1 = Single Ended Zero detected on the USB

0 = No Single Ended Zero detected

bit 5 **PKTDIS:** Packet Transfer Disable bit<sup>(4)</sup>

1 = Token and packet processing disabled (set upon SETUP token received)

0 = Token and packet processing enabled **TOKBUSY:** Token Busy Indicator bit<sup>(1,5)</sup>

1 = Token being executed by the USB module

0 = No token being executed

bit 4 USBRST: Module Reset bit<sup>(5)</sup>

1 = USB reset generated

0 = USB reset terminated

- **Note 1:** Software is required to check this bit before issuing another token command to the U1TOK register, see Register 27-15.
  - 2: All host control logic is reset any time that the value of this bit is toggled.
  - 3: Software must set RESUME for 10 ms if the part is a function, or for 25 ms if the part is a host, and then clear it to enable remote wake-up. In Host mode, the USB module will append a low-speed EOP to the RESUME signaling when this bit is cleared.
  - 4: Device mode.
  - 5: Host mode.

Register 27-11: U1CON: USB Control Register (Continued)

bit 3 **HOSTEN:** Host Mode Enable bit<sup>(2)</sup>

1 = USB host capability enabled

0 = USB host capability disabled

bit 2 **RESUME:** RESUME Signaling Enable bit<sup>(3)</sup>

1 = RESUME signaling activated0 = RESUME signaling disabled

bit 1 PPBRST: Ping-Pong Buffers Reset bit

1 = Reset all Even/Odd buffer pointers to the EVEN BD banks

0 = Even/Odd buffer pointers not being Reset

bit 0 USBEN: USB Module Enable bit<sup>(4)</sup>

1 = USB module and supporting circuitry enabled0 = USB module and supporting circuitry disabled

**SOFEN:** SOF Enable bit<sup>(5)</sup>
1 = SOF token sent every 1 ms
0 = SOF token disabled

**Note 1:** Software is required to check this bit before issuing another token command to the U1TOK register, see Register 27-15.

- 2: All host control logic is reset any time that the value of this bit is toggled.
- **3:** Software must set RESUME for 10 ms if the part is a function, or for 25 ms if the part is a host, and then clear it to enable remote wake-up. In Host mode, the USB module will append a low-speed EOP to the RESUME signaling when this bit is cleared.
- 4: Device mode.
- 5: Host mode.

# Register 27-12: U1ADDR: USB Address Register

| r-x    | r-x | r-x | r-x | r-x | r-x | r-x | r-x    |
|--------|-----|-----|-----|-----|-----|-----|--------|
| _      | _   | _   | _   | _   | -   | _   | _      |
| bit 31 |     |     |     |     |     |     | bit 24 |

| r-x    | r-x | r-x | r-x | r-x | r-x | r-x | r-x    |
|--------|-----|-----|-----|-----|-----|-----|--------|
| _      | _   | _   | _   | _   | _   | _   | _      |
| bit 23 |     |     |     |     |     |     | bit 16 |

| r-x    | r-x | r-x | r-x | r-x | r-x | r-x | r-x   |
|--------|-----|-----|-----|-----|-----|-----|-------|
| _      | _   | _   | _   | _   | _   | _   | _     |
| bit 15 |     |     |     |     |     |     | bit 8 |

| R/W-0  | R/W-0 | R/W-0 | R/W-0 | R/W-0       | R/W-0 | R/W-0 | R/W-0 |
|--------|-------|-------|-------|-------------|-------|-------|-------|
| LSPDEN |       |       | [     | DEVADDR<6:0 | )>    |       |       |
| bit 7  |       |       |       |             |       |       | bit 0 |

Legend:

R = Readable bit W = Writable bit P = Programmable bit r = Reserved bit

U = Unimplemented bit -n = Bit Value at POR: ('0', '1', x = Unknown)

bit 31-8 Reserved: Write '0'; ignore read

bit 7 LSPDEN: Low Speed Enable Indicator bit

1 = Next token command to be executed at Low Speed 0 = Next token command to be executed at Full Speed

bit 6-0 **DEVADDR<6:0>:** 7-bit USB Device Address bits

### Register 27-13: U1FRML: USB Frame Number Low Register

| r-x    | r-x | r-x | r-x | r-x | r-x | r-x | r-x    |
|--------|-----|-----|-----|-----|-----|-----|--------|
| _      | _   | _   | _   | _   | _   | _   | _      |
| bit 31 |     |     |     |     |     |     | bit 24 |

| r-x    | r-x | r-x | r-x | r-x | r-x | r-x | r-x    |
|--------|-----|-----|-----|-----|-----|-----|--------|
| _      | _   | _   | _   | _   | _   | _   | _      |
| bit 23 |     |     |     |     |     |     | bit 16 |

| r-x    | r-x | r-x | r-x | r-x | r-x | r-x | r-x   |
|--------|-----|-----|-----|-----|-----|-----|-------|
| _      | _   | _   | _   | _   | _   | _   | _     |
| bit 15 |     |     |     |     |     |     | bit 8 |

| R-0       | R-0 | R-0 | R-0 | R-0 | R-0 | R-0 | R-0   |  |  |  |
|-----------|-----|-----|-----|-----|-----|-----|-------|--|--|--|
| FRML<7:0> |     |     |     |     |     |     |       |  |  |  |
| bit 7     |     |     |     |     |     |     | bit 0 |  |  |  |

Legend:

R = Readable bit W = Writable bit P = Programmable bit r = Reserved bit

U = Unimplemented bit -n = Bit Value at POR: ('0', '1', x = Unknown)

bit 31-8 **Reserved:** Write '0'; ignore read

bit 7-0 FRML<7:0>: The 11-bit Frame Number Lower bits

The register bits are updated with the current frame number whenever a SOF TOKEN is received.

# Register 27-14: U1FRMH: USB Frame Number High Register

| r-x    | r-x | r-x | r-x | r-x | r-x | r-x | r-x    |
|--------|-----|-----|-----|-----|-----|-----|--------|
| _      | _   | _   | _   | _   | -   | _   |        |
| bit 31 |     |     |     |     |     |     | bit 24 |

| r-x    | r-x | r-x | r-x | r-x | r-x | r-x | r-x    |
|--------|-----|-----|-----|-----|-----|-----|--------|
| _      | _   | _   | _   | _   | _   | _   | _      |
| bit 23 |     |     |     |     |     |     | bit 16 |

| r-x    | r-x | r-x | r-x | r-x | r-x | r-x | r-x   |
|--------|-----|-----|-----|-----|-----|-----|-------|
| _      | _   | _   | -   | -   | _   | _   | _     |
| bit 15 |     |     |     |     |     |     | bit 8 |

| r-x   | r-x | r-x | r-x | r-x | R-0 | R-0       | R-0   |
|-------|-----|-----|-----|-----|-----|-----------|-------|
| _     | _   | _   | _   | _   |     | FRMH<2:0> |       |
| bit 7 |     |     |     |     |     |           | bit 0 |

# Legend:

R = Readable bit W = Writable bit P = Programmable bit r = Reserved bit

U = Unimplemented bit -n = Bit Value at POR: ('0', '1', x = Unknown)

bit 31-3 Reserved: Write '0'; ignore read

bit 2-0 FRMH<2:0>: The Upper 3 bits of the Frame Numbers bits

The register bits are updated with the current frame number whenever a SOF TOKEN is received.

### Register 27-15: U1TOK: USB Token Register

| r-x    | r-x | r-x | r-x | r-x | r-x | r-x | r-x    |
|--------|-----|-----|-----|-----|-----|-----|--------|
| _      | _   | -   | _   | -   | _   | _   | _      |
| bit 31 |     |     |     |     |     |     | bit 24 |

| r-x    | r-x | r-x | r-x | r-x | r-x | r-x | r-x    |
|--------|-----|-----|-----|-----|-----|-----|--------|
| _      | _   | _   | _   | -   | _   | _   | _      |
| bit 23 |     |     |     |     |     |     | bit 16 |

| r-x    | r-x | r-x | r-x | r-x | r-x | r-x | r-x   |
|--------|-----|-----|-----|-----|-----|-----|-------|
| _      | _   | _   | _   | _   | _   | _   | _     |
| bit 15 |     |     |     |     |     |     | bit 8 |

| R/W-0 | R/W-0 | R/W-0               | R/W-0 | R/W-0   | R/W-0 | R/W-0 | R/W-0 |  |
|-------|-------|---------------------|-------|---------|-------|-------|-------|--|
|       | PID<3 | 3:0> <sup>(1)</sup> |       | EP<3:0> |       |       |       |  |
| bit 7 |       |                     |       |         |       |       | bit 0 |  |

Legend:

R = Readable bit W = Writable bit P = Programmable bit r = Reserved bit

U = Unimplemented bit -n = Bit Value at POR: ('0', '1', x = Unknown)

bit 31-8 Reserved: Write '0'; ignore read

bit 7-4 PID<3:0>: Token Type Indicator bits<sup>(1)</sup>

0001 = OUT (TX) token type transaction 1001 = IN (RX) token type transaction 1101 = SETUP (TX) token type transaction

Note: All other values are reserved and must not be used.

bit 3-0 **EP<3:0>:** Token Command Endpoint Address bits

The four bit value must specify a valid endpoint.

Note 1: All other values are reserved and must not be used.

# Register 27-16: U1SOF: USB SOF Threshold Register

| r-x    | r-x | r-x | r-x | r-x | r-x | r-x | r-x    |
|--------|-----|-----|-----|-----|-----|-----|--------|
| _      | _   | -   | -   | -   | -   | -   | _      |
| bit 31 |     |     |     |     |     |     | bit 24 |

| r-x    | r-x | r-x | r-x | r-x | r-x | r-x | r-x    |
|--------|-----|-----|-----|-----|-----|-----|--------|
| _      | _   | _   | -   | _   | -   | _   |        |
| bit 23 |     |     |     |     |     |     | bit 16 |

| r-x    | r-x | r-x | r-x | r-x | r-x | r-x | r-x   |
|--------|-----|-----|-----|-----|-----|-----|-------|
| _      | _   | _   | -   | -   | _   | _   | _     |
| bit 15 |     |     |     |     |     |     | bit 8 |

| R/W-0    | R/W-0 | R/W-0 | R/W-0 | R/W-0 | R/W-0 | R/W-0 | R/W-0 |  |  |  |
|----------|-------|-------|-------|-------|-------|-------|-------|--|--|--|
| CNT<7:0> |       |       |       |       |       |       |       |  |  |  |
| bit 7    |       |       |       |       |       |       | bit 0 |  |  |  |

Legend:

R = Readable bit W = Writable bit P = Programmable bit r = Reserved bit

U = Unimplemented bit -n = Bit Value at POR: ('0', '1', x = Unknown)

bit 31-8 **Reserved:** Write '0'; ignore read

bit 7-0 CNT<7:0>: SOF Threshold Value bits

Typical values of the threshold are: 0100 1010 = 64-byte packet 0010 1010 = 32-byte packet 0001 1010 = 16-byte packet 0001 0010 = 8-byte packet

Register 27-17: U1BDTP1: USB BDT Register

| r-x    | r-x | r-x | r-x | r-x | r-x | r-x | r-x    |
|--------|-----|-----|-----|-----|-----|-----|--------|
| _      | _   | _   | _   | _   | _   | _   | _      |
| bit 31 |     |     |     |     |     |     | bit 24 |

| r-x    | r-x | r-x | r-x | r-x | r-x | r-x | r-x    |
|--------|-----|-----|-----|-----|-----|-----|--------|
| _      | _   | _   | _   | _   | _   | _   | _      |
| bit 23 |     |     |     |     |     |     | bit 16 |

| r-x    | r-x | r-x | r-x | r-x | r-x | r-x | r-x   |
|--------|-----|-----|-----|-----|-----|-----|-------|
| _      | _   | _   | _   | _   | _   | _   | _     |
| bit 15 |     |     |     |     |     |     | bit 8 |

| R/W-0 | R/W-0 | R/W-0 | R/W-0        | R/W-0 | R/W-0 | R/W-0 | r-x   |
|-------|-------|-------|--------------|-------|-------|-------|-------|
|       |       | E     | BDTPTRL<15:9 | >     |       |       | _     |
| bit 7 |       |       |              |       |       |       | bit 0 |

Legend:

R = Readable bit W = Writable bit P = Programmable bit r = Reserved bit

U = Unimplemented bit -n = Bit Value at POR: ('0', '1', x = Unknown)

bit 31-8 **Reserved:** Write '0'; ignore read

bit 7-1 BDTPTRL<15:9>: BDT Base Address bits

This 7-bit value provides address bits 15 through 9 of the BDT base address, which defines the BDT's

starting location in the system memory.

The 32-bit BDT base address is 512-byte aligned.

bit 0 Reserved: Write '0'; ignore read

# Register 27-18: U1BDTP2: USB BDT PAGE 2 Register

| r-x    | r-x | r-x | r-x | r-x | r-x | r-x | r-x    |
|--------|-----|-----|-----|-----|-----|-----|--------|
| _      | _   | _   | _   | _   | _   | _   | _      |
| bit 31 |     |     |     |     |     |     | bit 24 |

| r-x    | r-x | r-x | r-x | r-x | r-x | r-x | r-x    |
|--------|-----|-----|-----|-----|-----|-----|--------|
| _      | _   | _   | _   | _   | _   | _   | _      |
| bit 23 |     |     |     |     |     |     | bit 16 |

| r-x    | r-x | r-x | r-x | r-x | r-x | r-x | r-x   |
|--------|-----|-----|-----|-----|-----|-----|-------|
| _      | _   | _   | _   | _   | _   | _   |       |
| bit 15 |     |     |     |     |     |     | bit 8 |

| R/W-0          | R/W-0 | R/W-0 | R/W-0 | R/W-0 | R/W-0 | R/W-0 | R/W-0 |  |
|----------------|-------|-------|-------|-------|-------|-------|-------|--|
| BDTPTRH<23:16> |       |       |       |       |       |       |       |  |
| bit 7          |       |       |       |       |       |       | bit 0 |  |

Legend:

R = Readable bit W = Writable bit P = Programmable bit r = Reserved bit

U = Unimplemented bit -n = Bit Value at POR: ('0', '1', x = Unknown)

bit 31-8 Reserved: Write '0'; ignore read

bit 7-0 BDTPTRH<23:16>: BDT Base Address bits

This 8-bit value provides address bits 23 through 16 of the BDT base address, which defines the BDT's

starting location in the system memory.

The 32-bit BDT base address is 512-byte aligned.

# Register 27-19: U1BDTP3: USB BDT PAGE 3 Register

| r-x    | r-x | r-x | r-x | r-x | r-x | r-x | r-x    |
|--------|-----|-----|-----|-----|-----|-----|--------|
| _      | _   | -   | -   | -   | -   | -   | _      |
| bit 31 |     |     |     |     |     |     | bit 24 |

| r-x    | r-x | r-x | r-x | r-x | r-x | r-x | r-x    |
|--------|-----|-----|-----|-----|-----|-----|--------|
| _      | _   | _   | _   | _   | _   | _   | _      |
| bit 23 |     |     |     |     |     |     | bit 16 |

| r-x    | r-x | r-x | r-x | r-x | r-x | r-x | r-x   |
|--------|-----|-----|-----|-----|-----|-----|-------|
| _      | _   | _   | _   | _   | _   | _   | _     |
| bit 15 |     |     |     |     |     |     | bit 8 |

| R/W-0          | R/W-0 | R/W-0 | R/W-0 | R/W-0 | R/W-0 | R/W-0 | R/W-0 |  |
|----------------|-------|-------|-------|-------|-------|-------|-------|--|
| BDTPTRU<31:24> |       |       |       |       |       |       |       |  |
| bit 7          |       |       |       |       |       |       | bit 0 |  |

Legend:

R = Readable bit W = Writable bit P = Programmable bit r = Reserved bit

U = Unimplemented bit -n = Bit Value at POR: ('0', '1', x = Unknown)

bit 31-8 Reserved: Write '0'; ignore read

bit 7-0 BDTPTRU<31:24>: BDT Base Address bits

This 8-bit value provides address bits 31 through 24 of the BDT base address, which defines the BDT's

starting location in the system memory.

The 32-bit BDT base address is 512-byte aligned.

### Register 27-20: U1CNFG1: USB Configuration 1 Register

| r-x    | r-x | r-x | r-x | r-x | r-x | r-x | r-x    |
|--------|-----|-----|-----|-----|-----|-----|--------|
| _      | _   | _   | _   | _   | _   | _   | _      |
| bit 31 |     |     |     |     |     |     | bit 24 |

| r-x    | r-x | r-x | r-x | r-x | r-x | r-x | r-x    |
|--------|-----|-----|-----|-----|-----|-----|--------|
| _      | _   | _   | _   | _   | _   | _   | _      |
| bit 23 |     |     |     |     |     |     | bit 16 |

| r-x    | r-x | r-x | r-x | r-x | r-x | r-x | r-x   |
|--------|-----|-----|-----|-----|-----|-----|-------|
| _      | _   | _   | _   | _   | _   | _   | _     |
| bit 15 |     |     |     |     |     |     | bit 8 |

| R/W-0 | R/W-0  | R/W-0  | R/W-0   | r-x | r-x | r-x | R/W-0                   |
|-------|--------|--------|---------|-----|-----|-----|-------------------------|
| UTEYE | UOEMON | USBFRZ | USBSIDL | _   | _   | _   | UASUSPND <sup>(1)</sup> |
| bit 7 |        |        |         |     |     |     | bit 0                   |

#### Legend:

R = Readable bit W = Writable bit P = Programmable bit r = Reserved bit

U = Unimplemented bit -n = Bit Value at POR: ('0', '1', x = Unknown)

bit 31-8 Reserved: Write '0'; ignore read

bit 7 UTEYE: USB Eye-Pattern Test Enable bit

1 = Eye-Pattern Test enabled0 = Eye-Pattern Test disabled

bit 6 **UOEMON:** USB OE Monitor Enable bit

1 = OE signal active; it indicates intervals during which the D+/D- lines are driving

0 = OE signal inactive

bit 5 USBFRZ: Freeze in Debug Mode bit

1 = When emulator is in Debug mode, module freezes operation

0 = When emulator is in Debug mode, module continues operation

bit 4 USBSIDL: Stop in Idle Mode bit

1 = Discontinue module operation when device enters Idle mode

0 = Continue module operation in Idle mode

bit 3-1 Reserved: Write '0'; ignore read

bit 0 **UASUSPND:** Automatic Suspend Enable bit<sup>(1)</sup>

1 = USB module automatically suspends upon entry to Sleep mode. See the USUSPEND bit (U1PWRC<1>) in Register 27-5.

0 = USB module does not automatically suspend upon entry to Sleep mode. Software must use the USUSPEND bit (U1PWRC<1>) to suspend the module, including the USB 48 MHz clock)

**Note 1:** This bit is not available on all devices. Refer to the specific device data sheet for details.

# Register 27-21: U1EP0-U1EP15: USB Endpoint Control Register

| r-x           | r-x | r-x | r-x | r-x | r-x | r-x | r-x |
|---------------|-----|-----|-----|-----|-----|-----|-----|
| _             | _   | _   | _   | _   | _   | _   | _   |
| bit 31 bit 24 |     |     |     |     |     |     |     |

| r-x    | r-x | r-x | r-x | r-x | r-x | r-x | r-x    |
|--------|-----|-----|-----|-----|-----|-----|--------|
| _      | _   | _   | _   | _   | _   | _   | _      |
| bit 23 |     |     |     |     |     |     | bit 16 |

| r-x    | r-x | r-x | r-x | r-x | r-x | r-x | r-x   |
|--------|-----|-----|-----|-----|-----|-----|-------|
| _      | _   | _   | _   | _   | _   | _   | _     |
| bit 15 |     |     |     |     |     |     | bit 8 |

| R/W-0 | R/W-0    | r-x | R/W-0    | R/W-0  | R/W-0  | R/W-0   | R/W-0  |
|-------|----------|-----|----------|--------|--------|---------|--------|
| LSPD  | RETRYDIS | _   | EPCONDIS | EPRXEN | EPTXEN | EPSTALL | EPHSHK |
| bit 7 |          |     |          |        |        |         | bit 0  |

Legend:

R = Readable bit W = Writable bit P = Programmable bit r = Reserved bit

U = Unimplemented bit -n = Bit Value at POR: ('0', '1', x = Unknown)

bit 31-8 **Reserved:** Write '0'; ignore read

bit 7 LSPD: Low-Speed Direct Connection Enable bit (Host mode and U1EP0 only)

1 = Direct connection to a low-speed device enabled

0 = Direct connection to a low-speed device disabled; hub required with PRE\_PID

bit 6 **RETRYDIS:** Retry Disable bit (Host mode and U1EP0 only)

1 = Retry NAK'd transactions disabled

0 = Retry NAK'd transactions enabled; retry done in hardware

bit 5 Reserved: Write '0'; ignore read

bit 4 **EPCONDIS:** Bidirectional Endpoint Control bit

If EPTXEN = 1 and EPRXEN = 1:

1 = Disable Endpoint n from Control transfers; only TX and RX transfers allowed

0 = Enable Endpoint n for Control (SETUP) transfers; TX and RX transfers also allowed

Otherwise, this bit is ignored.

bit 3 EPRXEN: Endpoint Receive Enable bit

1 = Endpoint n receive enabled0 = Endpoint n receive disabled

bit 2 EPTXEN: Endpoint Transmit Enable bit

1 = Endpoint n transmit enabled0 = Endpoint n transmit disabled

bit 1 EPSTALL: Endpoint Stall Status bit

1 = Endpoint n was stalled0 = Endpoint n was not stalled

bit 0 EPHSHK: Endpoint Handshake Enable bit

1 = Endpoint Handshake enabled

0 = Endpoint Handshake disabled (typically used for isochronous endpoints)

# 27.3 OPERATION

This section contains a brief overview of USB operation, followed by PIC32MX USB module implementation specifics, and module initialization requirements.

**Dite:** A good understanding of USB can be gained from documents that are available on the USB implementers web site. In particular, refer to "Universal Serial Bus Specification, Revision 2.0" (http://www.usb.org/developers/docs).

### 27.3.1 USB 2.0 Operation Overview

USB is an asynchronous serial interface with a tiered star configuration. USB is implemented as a master/slave configuration. On a given bus, there can be multiple (up to 127) slaves (devices), but there is only one master (host).

# 27.3.2 Modes of Operation

The following USB implementation modes are described in this overview:

- · Host mode
  - USB Standard Host mode the USB implementation that is typically used for a personal computer
  - Embedded Host mode the USB implementation that is typically used for a microcontroller
- Device mode the USB implementation that is typically used for a peripheral such as a thumb drive, keyboard or mouse
- OTG Dual Role mode the USB implementation in which an application may dynamically switch its role as either host or device

#### 27.3.2.1 HOST MODE

The host is the master in a USB system and is responsible for identifying all devices connected to it (enumeration), initiating all transfers, allocating bus bandwidth and supplying power to any bus-powered USB devices connected directly to it.

#### 27.3.2.1.1 USB Standard Host

In USB Standard Host mode, the following features and requirements are relevant:

- Large variety of devices are supported
- · Supports all USB transfer types
- USB hubs are supported (allows connection of multiple devices simultaneously)
- Device drivers can be updated to support new devices
- Type 'A' receptacle is used for each port
- Each port must be able to deliver a minimum of 100 mA for a configured or unconfigured device, and optionally, up to 500 mA for a configured device
- Full-speed and low-speed protocols must be supported (high-speed can be supported)

**Note:** This mode is not supported by PIC32.

#### 27.3.2.1.2 Embedded Host

In Embedded Host mode, the following features and requirements are relevant:

- Only supports a specific list of devices, referred to as a Targeted Peripheral List (TPL)
- Only required to support those transfer types that are required by devices in the TPL
- · USB hub support is optional
- Device drivers are not required to be updatable
- Type 'A' receptacle is used for each port
- · Only those speeds required by devices in the TPL must be supported
- Each port must be able to deliver a minimum of 100 mA for a configured or unconfigured device, and optionally, up to 500 mA for a configured device

### 27.3.2.2 DEVICE MODE

USB devices accept commands and data from the host and respond to requests for data. USB devices perform peripheral functions, e.g., a mouse or other I/O, or data storage.

The following characteristics generally describe a USB device:

- Functionality may be class- or vendor-specific
- Draws 100 mA or less from the bus before configuration
- Can draw up to 500 mA from the bus after successful negotiation with the host
- Can support low-speed, full-speed, or high-speed protocol (high-speed support requires implementation of full-speed protocol to enumerate)
- · Supports control and data transfers as required for implementation
- Optionally supports Session Request Protocol (SRP)
- Can be bus-powered or self-powered

#### 27.3.2.3 OTG DUAL ROLE MODE

An OTG dual role device supports both USB host and device functionality. OTG dual role devices use a micro-AB receptacle. This allows a micro-A or a micro-B plug to be attached. Both the micro-A and micro-B plugs have an additional pin, the ID pin, to signify which plug type was connected. The plug type connected to the receptacle determines the default role of the host or device. An OTG device will perform the role of a host when a micro-A plug is detected. When a micro-B plug is detected, the role of a USB device is performed.

When an OTG device is directly connected to another OTG device using an OTG cable (micro-A to micro-B), Host Negotiation Protocol (HNP) can be used to swap the roles of host and device between the two without disconnecting and reconnecting the cable. To differentiate between the two OTG devices, the term "A-device" refers to the device connected to the micro-A plug and "B-device" refers to the device connected to the micro-B plug.

#### 27.3.2.3.1 A-Device, the Default Host

In OTG dual role, operating as a host, the following features and requirements describe an A-device:

- Supports the devices on the TPL (class support is not allowed)
- · Required to support those transaction types that are required by devices in the TPL
- · USB hub support is optional
- · Device drivers are not required to be updatable
- · A single micro-AB receptacle is used
- Full-speed protocol must be supported (high-speed and/or low-speed protocol can be supported)
- USB port must be able to deliver a minimum of 8 mA for a configured or unconfigured device, and optionally, up to 500 mA for a configured device
- Supports HNP; the host can switch roles to become a device
- · Supports at least one form of SRP
- A-device supplies VBUS power when the bus is powered, even if the roles are swapped using HNP

### 27.3.2.3.2 B-Device, the Default Device

In OTG dual role, operating as a USB device, the following features and requirements describe a B-Device:

- Class- or vendor-specific functionality
- · Draws 8 mA or less before configuration
- Is typically self-powered, due to low-current requirements, but can draw up to 500 mA after successful negotiation with the host
- · A single micro-AB receptacle is used
- Must support full-speed protocol (support of low-speed and/or high-speed protocol is optional
- Supports control transfers, and supports data transfers as they are required for implementation
- Supports both forms of SRP VBUS pulsing and data-line pulsing
- Supports HNP
- B-device does not supply VBUS power, even if the roles are swapped using HNP

**Note:** Dual-role devices that do not support full OTG functionality are possible using multiple USB receptacles, however there may be special requirements if these devices are to be made USB compliant, refer to the USB IF (implementers forum) for details.

#### 27.3.2.4 PROTOCOL

USB communication requires the use of specific protocols. The following subsections provide an overview of communication via USB.

#### 27.3.2.4.1 Bus Transfers

Communication on the USB bus occurs through transfers between a host and a device. Each transfer type has unique features. An embedded or OTG host can implement only the control and the data transfer(s) it will use.

The following four transfer types are possible on the bus:

Control

Control transfer is used to identify a device during enumeration and to control it during operation. A percentage of the USB bandwidth is ensured to be available to control transfers. The data is verified by a cyclic redundancy check (CRC) and reception by the target is verified.

Interrupt

Interrupt transfer is a scheduled transfer of data in which the host allocates time slots for the transfers as required by the device's configuration. This time slot allocation results in the device being polled in a periodic manner. The data is verified by a CRC and reception by the target is acknowledged.

Isochronous

Isochronous transfer is a scheduled transfer of data in which the host allocates time slots for the transactions as required by the device's configuration. Reception of the data is not acknowledged, but the data integrity is verified by the device using a CRC. This transfer type is typically used for audio and video.

Bulk

Bulk transfer is used to move large amounts of data where the time of the transaction is not ensured. Time for this type of transfer is allocated from time that has not been allocated to the other three transfer types. The data is verified by a CRC and reception is acknowledged.

The following transfer speeds are defined in the USB 2.0 specification:

- 480 Mbps high speed
- 12 Mbps full speed
- 1.5 Mbps low speed

PIC32MX OTG devices support full-speed operation in Host and Device modes, and support low-speed operation in Host mode.

Information contrasting the timeliness, data integrity, data size and speed of each transfer, or transaction, type is shown in Table 27-2.

Table 27-2: Transaction Types (Full-Speed Operation)

| Transaction Type | Timeliness Ensured | Data Integrity Ensured | Maximum Packet<br>Size | Maximum<br>Throughput <sup>(1)</sup> |
|------------------|--------------------|------------------------|------------------------|--------------------------------------|
| Control          | Yes                | Yes                    | 64                     | 0.83 MB/s                            |
| Interrupt        | Yes                | Yes                    | 64                     | 1.22 MB/s                            |
| Isochronous      | Yes                | No                     | 1023                   | 1.28 MB/s                            |
| Bulk             | No                 | Yes                    | 64                     | 1.22 MB/s                            |

Note 1: These numbers reflect the theoretical maximum data throughput, including protocol overhead, on an otherwise empty bus. The bit stuffing overhead required by the Non-Return to Zero Inverted (NRZI) encoding is not included in the calculations.

### 27.3.2.4.2 Bandwidth Allocation

Control transfers, or transactions, are guaranteed to be at least 10% of the available bandwidth within a given frame. The remainder is available for allocation to Interrupt and Isochronous transfers. Bulk transfers are allocated from any bandwidth not allocated to control, interrupt or isochronous transfers. Bulk transfers are not assured bandwidth. However, in practice, they have the greatest bandwidth since frames are rarely fully allocated.

#### 27.3.2.4.3 Endpoints and USB Descriptors

All data transferred on the bus is sent or received through endpoints. USB supports devices with up to 16 endpoints. Each endpoint can have transmit (TX) and/or receive (RX) functionality. Each endpoint uses one transaction type. Endpoint 0 is the default control transfer endpoint.

# 27.3.2.5 PHYSICAL BUS INTERFACE

#### 27.3.2.5.1 Bus Speed Selection

The USB specification defines full-speed operation as 12 Mb/s and low speed operation as 1.5 Mb/s. A data line pull-up resistor is used to identify a device as full speed or low speed. For full-speed operation, the D+ line is pulled up; for low-speed operation, the D- line is pulled up.

# 27.3.2.5.2 VBUS Control

VBUS is the 5V USB power supplied by the host, or a hub, to operate bus-powered devices. The need for VBUS control depends on the role of the application. If VBUS power must be enabled and disabled, the control must be managed by firmware.

The following list describes the VBUS operation:

- Standard host typically supplies power to the bus at all times.
- Host may switch off VBUS to save power
- USB device never powers the bus VBUS pulsing may be supported as part of the SRP
- OTG A-device supplies power to the bus, and typically turns off VBUS to conserve power
- OTG B-device can pulse VBUS for SRP

**Note:** The PIC32MX device does not supply the VBUS power. Refer to the specific device data sheet for VBUS electrical parameters.

# 27.3.3 PIC32MX USB Implementation Specifics

This section details how the USB specification requirements are implemented in the PIC32MX USB module.

#### 27.3.3.1 BUS SPEED

The PIC32MX USB module supports the following speeds:

- · Full-speed operation as a host and a device
- · Low-speed operation as a host

### 27.3.3.2 ENDPOINTS AND DESCRIPTORS

All USB endpoints are implemented as buffers in RAM. The CPU and USB module have access to the buffers. To arbitrate access to these buffers between the USB module and CPU, a semaphore flag system is used. Each endpoint can be configured for TX and/or RX, and each has an ODD and an EVEN buffer, resulting in up to four buffers per endpoint.

Use of the Buffer Descriptor Table (BDT) allows the buffers to be located anywhere in RAM, and provides status flags and control bits. The BDT contains the address of each endpoint data buffer, as well as information about each buffer (see Figure 27-2, Figure 27-3 and Figure 27-4). Each BDT entry is called a Buffer Descriptor (BD) and is 8 bytes long. Four descriptor entries are used for each endpoint. All endpoints, ranging from endpoint 0 to the highest endpoint in use, must have four descriptor entries. Even if all of the buffers for an endpoint are not used, four descriptor entries are required for each endpoint.

The USB module calculates a buffer's location in memory using the BDT Pointer registers. The base of the BDT is held in registers U1BDTP1 through U1BDTP3. The address of the desired buffer is found by using the endpoint number, the type (RX/TX) and the ODD/EVEN bit to index into the BDT. The address held by this entry is the address of the desired data buffer. Refer to **Section 27.3.3.3 "Buffer Management"**.

**Note:** The contents of the U1BDTP1-U1BDTP3 registers provide the upper 23 bits of the 32-bit address; therefore, the BDT must be aligned to a 512-byte boundary (see Figure 27-2). This address must be the physical (not virtual) memory address.

Each of the 16 endpoints owns two descriptor pairs: two for packets to transmit, and two for packets received. Each pair manages two buffers, an EVEN and an ODD, requiring a maximum of 64 descriptors (16 \* 2 \* 2).

Having EVEN and ODD buffers for each direction allows the CPU to access data in one buffer while the USB module transfers data to or from the other buffer. The USB module alternates between buffers, clearing the UOWN bit in the buffer descriptor automatically when the transaction for that buffer is complete. The use of alternating buffers maximizes data throughput by allowing CPU data access in parallel with data transfer. This technique is referred to as ping-pong buffering. Figure 27-5 illustrates how the endpoints are mapped in the BDT.

#### 27.3.3.2.1 Endpoint Control

Each endpoint is controlled by an Endpoint Control register, U1EPn, that configures the transfer direction, the handshake, and the stalling properties of the endpoint. The Endpoint Control register also allows support of control transfers.

# 27.3.3.2.2 Host Endpoints

Note: In Host mode, Endpoint 0 has additional bits for auto-retry and hub support.

The host performs all transactions through a single endpoint (Endpoint 0). All other endpoints should be disabled and other endpoint buffers are not be used.

# 27.3.3.2.3 Device Endpoints

Endpoint 0 must be implemented for a USB device to be enumerated and controlled. Devices typically implement additional endpoints to transfer data.

#### 27.3.3.3 BUFFER MANAGEMENT

The buffers are shared between the CPU and the USB module, and are implemented in system memory. So, a simple semaphore mechanism is used to distinguish current ownership of the BD, and associated buffers, in memory. This semaphore mechanism is implemented by the UOWN bit in each BD.

The USB module clears the UOWN bit automatically when the transaction for that buffer is complete. When the UOWN bit is clear, the descriptor is owned by the CPU – which may modify the descriptor and buffer as necessary.

Software must configure the BDT entry for the next transaction, then set the UOWN bit to return control to the USB module.

A BD is only valid if the corresponding endpoint has been enabled in the U1EPn register. The BDT is implemented in data memory, and the BDs are not modified when the USB module is reset. Initialize the BDs prior to enabling them through the U1EPn. At a minimum, the UOWN bits must be cleared prior to being enabled.

In Host mode, BDT initialization is required before the U1TOK register is written, which triggers a transfer.

Figure 27-2: BDT Address Generation

| BDTBA<22:0> | ENDPOINT<3:0> | DIR | PPBI | FIELD |
|-------------|---------------|-----|------|-------|
| 31:9        | 8:5           | 4   | 3    | 2:0   |

bit 31:9 BDTBA<22:0>: BDT Base Address bits

The 23-bit value is made up of the contents of the U1BDTP3, U1BDTP2 and U1BDTP1 registers.

bit 8:5 **ENDPOINT<3:0>:** Transfer Endpoint Number bits

0000 = Endpoint 0 0001 = Endpoint 1

1110 = Endpoint 14 1111 = Endpoint 15

bit 4 DIR: Transfer Direction bit

1 = Transmit: SETUP/OUT for host, IN for function 0 = Receive: IN for host, SETUP/OUT for function

bit 3 **PPBI:** Ping-Pong Pointer bit

1 = ODD buffer 0 = EVEN buffer

bit 2:0 Manipulated by the USB module

Used to access fields within the BD.

# 27.3.3.3.1 Buffer Descriptor Format

The buffer descriptor is used in the following formats:

- Control
- Status

Buffer descriptor control format, in which software writes the descriptor and hands it to hardware, is shown in Figure 27-3.

Figure 27-3: USB Buffer Descriptor Control Format: Software -> Hardware

#### Address Offset +0

| 31 |   |   | 26 | 25 |    |     |             |    |     |     | 16 | 15 |  |   |   |  | 8 | 7    | 6       | 5    | 4    | 3   | 2      | 1 | 0 |
|----|---|---|----|----|----|-----|-------------|----|-----|-----|----|----|--|---|---|--|---|------|---------|------|------|-----|--------|---|---|
|    | _ | _ |    |    | BY | TE_ | <u>.</u> CO | UN | Γ<9 | :0> |    |    |  | - | _ |  |   | UOWN | DATA0/1 | KEEP | NINC | DTS | BSTALL | _ | - |

#### Address Offset +4



#### Address Offset +0

# bit 25-16 BYTE\_COUNT<9:0>: Byte Count bits

Byte count represents the number of bytes to be transmitted or the maximum number of bytes to be received during a transfer.

# bit 7 UOWN: USB Own bit

- 1 = USB module owns the BD and its corresponding buffer
  - CPU must not modify the BD or the buffer.
- 0 = CPU owns the BD and its corresponding buffer
  - USB module ignores all other fields in the BD.

USBFRZ is writable in Debug Exception mode only, it is forced to '0' in normal mode.

**Note:** This bit can be programmed by either the CPU or the USB module, and it must be initialized by the user to the desired value prior to enabling the USB endpoint.

# bit 6 DATA0/1: Data Toggle Packet bit

- 1 = Transmit a Data 1 packet or Check received PID = DATA1, if DTS = 1
- 0 = Transmit a Data 0 packet or Check received PID = DATA0, if DTS = 1

#### bit 5 **KEEP:** BD Keep Enable bit

- 1 = USB will keep the BD indefinitely once UOWN is set
  - U1STAT FIFO will not be updated and TRNIF bit will not be set at the end of each transaction.
- 0 = USB will hand back the BD once a token has been processed

#### bit 4 NINC: DMA Address Increment Disable bit

- 1 = DMA address increment disabled
- 0 = DMA address increment enabled

#### bit 3 DTS: Data Toggle Synchronization Enable bit

- 1 = Data Toggle Synchronization is enabled data packets with incorrect sync value will be ignored
- 0 = No Data Toggle Synchronization is performed

Note: Expected value of DATA PID (DATA0/DATA1) specified in the DATA0/1 field.

### bit 2 BSTALL: Buffer Stall Enable bit

1 = Buffer STALL enabled

STALL handshake issued if a token is received that would use the BD in the given location (UOWN bit remains set, BD value is unchanged).

Corresponding EPSTALL bit will get set on any STALL handshake.

0 = Buffer STALL disabled

#### Address Offset +4

# bit 31-0 BUFFER\_ADDRESS<31:0>: Buffer Address bits

Starting point address of the endpoint packet data buffer.

**Note:** The individual buffer addresses in the BDT must be physical memory addresses.

Buffer descriptor status format, in which hardware writes the descriptor and hands it back to software, is shown in Figure 27-4.

Figure 27-4: USB Buffer Descriptor Status Format: Hardware -> Software

#### Address Offset +0

| 31 |   |  | 26 | 25 |    |     |     |    |     |     | 16 | 15 |  |   |   |  | 8 | 7    | 6       | 5 | 4    | 3   | 2 | 1 | 0 |
|----|---|--|----|----|----|-----|-----|----|-----|-----|----|----|--|---|---|--|---|------|---------|---|------|-----|---|---|---|
|    | _ |  |    |    | BY | TE_ | _CO | UN | T<9 | :0> |    |    |  | - | _ |  |   | NOMN | DATA0/1 | P | PID< | 3:0 | > |   | _ |

#### Address Offset +4

| 31 |  |  |  |  |  |    |     |    |     |     |    |     |     |  |  |  |  |  | 0 |
|----|--|--|--|--|--|----|-----|----|-----|-----|----|-----|-----|--|--|--|--|--|---|
|    |  |  |  |  |  | BU | FFE | R_ | ADI | DRE | SS | <31 | :0> |  |  |  |  |  |   |

#### Address Offset +0

bit 25-16 BYTE\_COUNT<9:0>: Byte Count bits

Byte count reflects the actual number of bytes received or transmitted.

bit 7 UOWN: USB Own bit

1 = USB module owns the BD and its corresponding buffer

CPU must not modify the BD or the buffer.

0 = CPU owns the BD and its corresponding buffer

**Note:** This bit can be programmed by either the CPU or the USB module, and it must be initialized by the

user to the desired value prior to enabling the USB endpoint.

bit 6 DATA0/1: Data Toggle Packet bit

1 = Data 1 packet received

0 = Data 0 packet received

**Note:** This bit is unchanged when a packet is transmitted.

bit 5-2 PID<3:0>: Packet Identifier bits

The current token PID when a transfer completes.

The values written back are the token PID values from the USB specification: 0x1 for an OUT token, 0x9 for an IN token or 0xd for a SETUP token.

In Host mode, this field is used to report the last returned PID or a transfer status indication.

The possible values returned are: 0x3 DATA0, 0xb DATA1, 0x2 ACK, 0xe STALL, 0xa NAK,

0x0 Bus Time-out and 0xf Data Error.

# Address Offset +4

# bit 31-0 BUFFER\_ADDRESS<31:0>: Buffer Address bits

Starting point address of the endpoint packet data buffer.



# 27.3.3.4 BUFFER DESCRIPTOR CONFIGURATION

The UOWN, DTS and BSTALL bits in each BDT entry control the data transfer for the associated buffer and endpoint.

Setting the DTS bit enables the USB module to perform data toggle synchronization. When DTS is enabled: if a packet arrives with an incorrect DTS, it will be ignored, the buffer remains unchanged, and the packet will be NAK'd (Negatively Acknowledged).

Setting the BSTALL bit causes the USB to issue a STALL handshake if a token is received by the SIE that would use the BD in this location – the corresponding EPSTALL bit is set and a STALLIF interrupt is generated. When the BSTALL bit is set, the BD is not consumed by the USB module (the UOWN bit remains set and the rest of the BD values are unchanged). If a SETUP token is sent to the stalled endpoint, the module automatically clears the corresponding BSTALL bit.

The byte count represents the total number of bytes that are transmitted or received. Valid byte counts range from 0 to 1023. For all endpoint transfers, the byte count is updated by the USB module, with the actual number of bytes transmitted or received, after the transfer is completed. If number of bytes received exceeds the corresponding byte count value written by the firmware, the overflow bit is set and the data is truncated to fit the size of the buffer (as given in the BDT).

# 27.3.4 Hardware Interface

## 27.3.4.1 POWER SUPPLY REQUIREMENTS

Power supply requirements for USB implementation vary with the type of application, and are outlined below.

#### · Device:

Operation as a device requires a power supply for the PIC32MX and the USB transceiver, see Figure 27-6 for an overview of USB implementation as a device.

#### Embedded Host

Operation as a host requires a power supply for the PIC32MX, the USB transceiver, and a 5V nominal supply for the USB VBUS. The power supply must be able to deliver 100 mA, or up to 500 mA, depending on the requirements of the devices in the TPL. The application dictates whether the VBUS power supply can be disabled or disconnected from the bus by the PIC32MX application. Figure 27-7 presents an overview of USB implementation as a host.

#### · OTG Dual Role:

Operation as an OTG dual role requires a power supply for the PIC32MX, the USB transceiver, and a switchable 5V nominal supply for the USB VBUS. An overview of USB implementation as OTG is presented in Figure 27-8.

When acting as an A-device, power must be supplied to VBUS. The power supply must be able to deliver 8 mA, 100 mA or up to 500 mA, depending on the requirements of the devices in the TPL.

When acting as a B-device, power must not be supplied to VBUS. VBUS pulsing can be performed by the USB module or by a capable power supply.

#### 27.3.4.2 VBUS REGULATOR INTERFACE

The VBUSON output can be used to control an off-chip 5V VBUS regulator. The VBUSON pin is controlled by the VBUSON bit (U1OTGCON<3>). VBUSON appears in Figure 27-7 and Figure 27-8.



DS61126E-page 27-46





Note 1: See Section 7.3 "Physical Layer" in the USB 2.0 Specification for the VBus capacitance value in a host implementation.

Vusb **External Power** 5V  $0.1\,\mu F$ VBUSON USB Type Micro 'AB' Connector VBUS SRP Source SRP Discharge See Note 1 D+ **USB** Module 3 2 D-ID 5 Note 1: See Section 7.3 "Physical Layer" and Section 5. "Electrical Requirements" in the USB 2.0 Specification for the VBus capacitance value in an OTG implementation.

Figure 27-8: Overview of USB Implementation for OTG (Dual Role)

### 27.3.5 Module Initialization

This section describes the steps that must be taken to properly initialize the OTG USB module.

#### 27.3.5.1 ENABLING THE USB HARDWARE

In order to use the USB peripheral, software must set the USBPWR bit (U1PWRC<0>) to '1'. This may be done in start-up boot sequence.

USBPWR is used to initiate the following actions:

- · Start the USB clock
- · Allow the USB interrupt to be activated
- Select USB as the owner of the necessary I/O pins
- · Enable the USB transceiver
- Enable the USB comparators

The USB module and internal registers are reset when USBPWR is cleared. Consequently, the appropriate initialization process must be performed whenever the USB module is enabled, as described in the following subsections. Otherwise, any configuration packet sent to the USB module will be NAK'd, by hardware, until the module is configured.

Note

If the USB module was previously active and was quickly disabled and re-enabled, there is a chance that the module may still be finishing the previous bus activity. In this situation, the firmware should wait for the USBBUSY (U1PWRC<3>) bit to become cleared before attempting to configure and enable the module. Please note that this feature is not available in all devices. Refer to the specific device data sheet for details.

### 27.3.5.2 INITIALIZING THE BDT

All descriptors for a given endpoint and direction must be initialized prior to enabling the endpoint (for that direction). After a reset, all endpoints are disabled and start with the EVEN buffer for transmit and receive directions.

Transmit descriptors must be written with the UOWN bit cleared to '0' (owned by software). All other transmit descriptor setup may be performed anytime prior to setting the UOWN bit to '1'.

Receive descriptors must be fully initialized to receive data. This means that memory must be reserved for received packet data. The pointer to that memory (Physical Address), and the size reserved in bytes, must be written to the descriptor. The receive descriptor UOWN bit should be initialized to '1' (owned by Hardware). The DTS and STALL bits should also be configured appropriately.

If a transaction is received and the descriptor's UOWN bit is '0' (owned by software), the USB module returns a NAK handshake to the host. Usually, this causes the host to retry the transaction.

#### 27.3.5.3 USB ENABLE/MODE BITS

USB mode of operation is controlled by the following enable bits: OTGEN (U1OTGCON<2>), HOSTEN (U1CON<3>) and USBEN/SOFEN (U1CON<0>).

- OTGEN: Selects whether the PIC32MX is to act as an OTG part (OTGEN = 1) or not. OTG devices support SRP and HNP in hardware with Firmware management and have direct control over the data-line pull-up and pull-down resistors.
- HOSTEN: Controls whether the part is acting in the role of USB Host (HOSTEN = 1) or USB Device (HOSTEN = 0). Note that this role may change dynamically in an OTG application.
- **USBEN/SOFEN:** Controls the connection to USB by enabling the D+ pull-up resistor when the USB module is not configured as a host.

If the USB module is configured as a host, SOFEN controls whether the host is active on the USB link and sends SOF tokens every 1 ms.

**Note:** The other USB module control registers should be properly initialized before enabling USB via these bits.

# 27.3.6 Device Operation

All communication on the USB is initiated by the host. Therefore, in device mode, when USB is enabled USBEN = 1 (U1CON<0>), endpoint 0 must be ready to receive control transfers. Initialization of the remaining endpoints, descriptors and buffers can be delayed until the host selects a configuration for the device. Refer to Chapter 9 of the "Universal Serial Bus Specification, Revision 2.0" for more information on this subject.

The following steps are performed to respond to a USB transaction:

- Software pre-initializes the appropriate BDs, and sets the UOWN bits to '1' to be ready for a transaction.
- 2. Hardware receives a TOKEN PID (IN, OUT, SETUP) from the USB host, and checks the appropriate BD.
- 3. If the transaction will be transmitted (IN), the module reads packet data from data memory.
- 4. Hardware receives a DATA PID (DATA0/1), and sends or receives the packet data.
- 5. If a transaction is received (SETUP, OUT), the module writes packet data to data memory.
- 6. The module issues, or waits for, a handshake PID (ACK, NAK, STALL), unless the endpoint is setup as an isochronous endpoint (EPHSHK bit UEPMx<0> is cleared).
- 7. The module updates the BD, and writes the UOWN bit to '0' (SW owned).
- 8. The module updates the U1STAT register, and sets the TRNIF interrupt.
- Software reads the U1STAT register, and determines the endpoint and direction for the transaction.
- Software reads the appropriate BD, completes all necessary processing, and clears the TRNIF interrupt.

**Note:** For transmitted (IN) transactions (host reading data from the device), the read data must be ready when the Host begins USB signaling. Otherwise, the USB module will send a NAK handshake if UOWN is '0'.

#### 27.3.6.1 RECEIVING AN IN TOKEN IN DEVICE MODE

Perform the following steps when an IN token is received in Device mode:

- 1. Attach to a USB host and enumerate as described in Chapter 9 of the USB 2.0 specification.
- 2. Populate the data buffer with the data to send to the host.
- 3. In the appropriate (EVEN or ODD) transmit buffer descriptor for the desired endpoint:
  - Set up the control bit fields with the correct data toggle (DATA0/1) value and the byte count of the data buffer.
  - b) Set up the address bit field with the starting address of the data buffer.
  - c) Set the UOWN bit field to '1'.
- 4. When the USB module receives an IN token, it automatically transmits the data in the buffer. Upon completion, the module updates the status bit fields, and sets the transfer complete interrupt (U1IR<TRNIF>).

# 27.3.6.2 RECEIVING AN OUT TOKEN IN DEVICE MODE

Perform the following steps when an OUT token is received in Device mode:

- 1. Attach to a USB host and enumerate as described in Chapter 9 of the USB 2.0 specification.
- 2. Create a data buffer with the amount of data you are expecting from the host.
- 3. In the appropriate (EVEN or ODD) transmit buffer descriptor for the desired endpoint:
  - a) Set up the control bit fields with the correct data toggle (DATA0/1) value and the byte count of the data buffer.
  - b) Set up the address bit field with the starting address of the data buffer.
  - c) Set the UOWN bit of the control bit field to '1'.
- 4. When the USB module receives an OUT token, it will automatically transfer the data the host sent into the buffer. Upon completion, the module updates the status bit fields, and sets the transfer complete interrupt (U1IR<TRNIF>).

# 27.4 HOST MODE OPERATION

In Host mode, only endpoint 0 is used (all other endpoints should be disabled). Since the host initiates all transfers, the BD does not require immediate initialization. However, the BDs must be configured before a transfer is initiated – which is done by writing to the U1TOK register.

The following sections describe how to perform common Host mode tasks. In Host mode, USB transfers are invoked explicitly by the host software. The host software is responsible for initiating the setup, data, and status stages of all control transfers. The acknowledge (ACK or NAK) is generated automatically by the hardware, based on the CRC. Host software is also responsible for scheduling packets so that they do not violate USB protocol. All transfers are performed using the Endpoint 0 Control register (U1EP0) and BDs.

# 27.4.1 Configuring the SOF Threshold

The module counts down the number of bits that could be transmitted within the current USB full-speed frame. Since 12,000 bits can be transmitted during the 1 ms frame time, a counter (not visible to software) is loaded with the value '12,000' at the start of each frame. The counter decrements once for each bit time in the frame. When the counter reaches zero, the next frame's SOF packet is transmitted, see Figure 27-9.

The SOF threshold register (U1SOF) is used to ensure that no new tokens are started too close to the end of a frame. This prevents a conflict with the next frame's SOF packet. When the counter reaches the threshold value of the U1SOF register (the value in the U1SOF register is in terms of bytes), no new tokens are started until after the SOF has been transmitted. Thus, the USB module attempts to ensure that the USB link is idle when the SOF token needs to be transmitted.

This implies that the value programmed into the U1SOF register must reserve enough time to ensure the completion of the worst-case transaction. Typically, the worst-case transaction is an IN token followed by a maximum-sized data packet from the target, followed by the response from the host. If the host is targeting a low-speed device that is bridging through a full-speed hub, the transaction will also include the special PRE token packets.

Figure 27-9: Allocation of Bits for a Full-Speed Frame



Table 27-3 and Table 27-4 show examples of calculating worst-case bit times.

- **Note 1:** While the U1SOF register value is described in terms of bytes, these examples show the result in terms of bits.
  - 2: In the second table, the IN, DATA and HANDSHAKE packets are transmitted at low speed (8 times slower than full speed).
  - **3:** These calculations do not take the possibility that the packet data needs to be bit-stuffed for NRZI encoding into account.

Table 27-3: Example of SOF Threshold Calculation: Full Speed

| Packet                    | Fields                                      | Bits |
|---------------------------|---------------------------------------------|------|
| IN                        | SYNC, PID, ADDR, ENDP, CRC5, EOP            | 35   |
| Turnaround <sup>(1)</sup> | _                                           | 8    |
| DATA                      | SYNC, PID, DATA <sup>(2)</sup> , CRC16, EOP | 547  |
| Turnaround                | _                                           | 2    |
| HANDSHAKE                 | SYNC, PID, EOP                              | 19   |
| Inter-packet              | _                                           | 2    |
| Total                     |                                             | 613  |

**Note 1:** Inter-packet delay of 2. An additional 5.5 bit times of latency is added to represent a worst-case propagation delay through 5 hubs.

Table 27-4: Example of SOF Threshold Calculation: Low Speed Via Hub

| Packet                    | Fields                                      | Bits | FS Bits |
|---------------------------|---------------------------------------------|------|---------|
| PRE                       | SYNC, PID                                   | 16   | 16      |
| Hub setup                 | _                                           | 4    | 4       |
| IN                        | SYNC, PID, ADDR, ENDP, CRC5, EOP            | 35   | 280     |
| Turnaround <sup>(1)</sup> | _                                           | 8    | 8       |
| DATA                      | SYNC, PID, DATA <sup>(2)</sup> , CRC16, EOP | 99   | 792     |
| Turnaround                | _                                           | 2    | 2       |
| PRE                       | SYNC, PID                                   | 16   | 16      |
| HANDSHAKE                 | SYNC, PID, EOP                              | 19   | 152     |
| Inter-packet              | _                                           | 2    | 2       |
| Total                     |                                             |      | 1272    |

**Note 1:** Inter-packet delay of 2. An additional 5.5 bit times of latency is added to represent a worst-case propagation delay through 5 hubs.

**Note:** Refer to **Section 5.11.3 "Calculating Bus Transaction Times"** in the USB 2.0 specification for details on calculating bus transaction time.

<sup>2:</sup> Using 64 bytes maximum packet size for this example calculation.

<sup>2:</sup> Packets limited to 8 bytes maximum in Low-Speed mode.

# 27.4.2 Enabling Host Mode and Discovering a Connected Device

To enable Host mode, perform the following steps:

- Enable Host mode (U1CON<HOSTEN> = 1).
   This enables the D+ and D- pull-down resistors, and disables the D+ and D- pull-up resistors. To reduce noise on the bus, disable the SOF packet generation by writing the SOF enable bit to '0' (U1CON<SOFEN> = 0).
- 2. Enable the device attach interrupt (U1IE<ATTACHIE> = 1).
- 3. Wait for the device attach interrupt (U1IR<ATTACHIF>).

  This is signaled by the USB device changing the state of D+ or D- from '0' to '1' (SE0 to JSTATE). After it occurs, wait for the device power to stabilize (10 ms is minimum, 100 ms is recommended).
- Check the state of the JSTATE and SE0 bits in the control register U1CON.
   If U1CON
   JSTATE> is '0', the connecting device is low speed; otherwise, the device is full speed.
- If the connecting device is low speed, set the low-speed enable bit in the address register (U1ADDR<LSPDEN>= 1), and the low-speed bit in the Endpoint 0 Control register (U1EP0<LSPD> = 1). But, if the device is full speed, clear these bits.
- 6. Reset the USB device by sending the Reset signaling for at least 50 ms (U1CON<USBRST> = 1). After 50 ms, terminate the Reset (U1CON<USBRST> = 0).
- 7. Enable SOF packet generation to keep the connected device from going into Suspend (U1CON<SOFEN> = 1).
- 8. Wait 10 ms for the device to recover from Reset.
- 9. Perform enumeration as described in Chapter 9 of the USB 2.0 specification.

#### 27.4.2.1 HOST TRANSACTIONS

When acting as a host, a transaction consists of the following:

- 1. Software configures the appropriate BD, and sets the UOWN bit to '1' (HW owned).
- 2. Software checks the state of TOKBUSY (U1CON<5>) to verify that any previous transaction has completed.
- 3. Software writes the address of the target device in the U1ADDR register.
- 4. Software writes the endpoint number and the desired TOKEN PID (IN, OUT or SETUP) to the U1TOK register.
- 5. Hardware reads the BD to determine the appropriate action, and to obtain the pointer to data memory.
- 6. Hardware issues the correct TOKEN PID (IN, OUT, SETUP) on the USB link.
- 7. If the transaction is a transmit transaction (OUT, SETUP), the USB module reads the packet data out of data memory. Then the module follows with the desired DATA PID (DATA0/DATA1) and packet data.
- 8. If the transaction is a receive transaction (IN), the USB module waits to receive the DATA PID and packet data. Hardware writes the packet data to memory.
- 9. Hardware issues or waits for a Handshake PID (ACK, NAK or STALL), unless the endpoint is set up as an Isochronous Endpoint (EPHSHK bit U1EPx<0> is cleared).
- 10. Hardware updates the BD, and writes the UOWN bit to '0' (SW owned).
- 11. Hardware updates the U1STAT register, and sets the TRNIF (U1IR<3>) interrupt.
- 12. Hardware reads the next BD (EVEN or ODD) to see whether it is owned by the USB module. If it is, hardware begins the next transaction.
- 13. Software should read the U1STAT register, and then clear the TRNIF interrupt.

If Software does not set the UOWN bit to '1' in the appropriate BD prior to writing the U1TOK register, the module will read the descriptor and do nothing.

# 27.4.3 Completing a Control Transaction to a Connected Device

Complete all of the following steps to discover a connected device:

- Set up the Endpoint Control register for bidirectional control transfers, U1EP0<4:0> = 0x0D.
- Place an 8-byte device setup packet in the appropriate memory buffer. See Chapter 9 of the USB 2.0 specification for information on the device framework command set.
- 3. Initialize the current (EVEN or ODD) TX EP0 BD to transfer the 8-byte device framework command (for example, a GET DEVICE DESCRIPTOR command).
  - a) Set the BD control offset 0 to 0x8008 (UOWN bit set, byte count of 8).
  - b) Set the BD data buffer address (BD0ADR) to the starting address of the 8-byte memory buffer containing the command, if it is not already initialized.
- 4. Set the USB address of the target device in the address register U1ADDR<6:0>. After a USB bus Reset, the device USB address will be zero. After enumeration, it must be set to another value, between 1 and 127, by the host software.
- 5. Write the token register with a SETUP command to Endpoint 0, the target device's default control pipe (U1TOK = 0xD0). This will initiate a SETUP token on the bus followed by a data packet. The device handshake will be returned in the PID field of BD status after the packets complete. When the module updates BD status, a transfer done interrupt will be asserted (U1IR<TRNIF>). This completes the setup stage of the setup transfer as described in Chapter 9 of the USB specification.
- 6. To initiate the data stage of the setup transaction (for example, get the data for the GET DEVICE DESCRIPTOR command), set up a buffer in memory to store the received data.
- Initialize the current (EVEN or ODD) RX or TX (RX for IN, TX for OUT) EP0 BD to transfer the data.
  - a) Set the BD control UOWN bit to '1', data toggle (DTS) to DATA1 and byte count to the length of the data buffer.
  - b) Set the BD data buffer address (BD0ADR) to the starting address of the data buffer if it is not already initialized.
- 8. Write the Token register with the appropriate IN or OUT token to Endpoint 0 (the target device's default control pipe), for example, an IN token for a GET DEVICE DESCRIPTOR command (U1TOK = 0x90). This will initiate an IN token on the bus followed by a data packet from the device to the host. When the data packet completes, the BD status is written and a transfer done interrupt will be asserted (U1IR<TRNIF>). For control transfers with a single packet data phase, this completes the data phase of the setup transaction. If more data needs to be transferred, return to step 6.
- 9. To initiate the status stage of the setup transaction, set up a buffer in memory to receive or send the zero length status phase data packet.
- 10. Initialize the current (EVEN or ODD) TX EP0 BD to transfer the status data.
  - Set the BD control to 0x8000 (UOWN bit to '1', data toggle (DTS) to DATA0 and byte count to '0').
  - b) Set the BDT buffer address field to the start address of the data buffer.
- 11. Write the Token register with the appropriate IN or OUT token to Endpoint 0, the target device's default control pipe) for example, an OUT token for a GET DEVICE DESCRIPTOR command (U1TOK = 0x10). This will initiate a token on the bus, followed by a zero length data packet from the host to the device. When the data packet completes, the BD is updated with the handshake from the device, and a transfer done interrupt will be asserted (U1IR<TRNIF>). This completes the status phase of the setup transaction.

**Note:** Some devices can only effectively respond to one transaction per frame.

# 27.4.4 Data Transfer with a Target Device

Complete all of the following steps to discover and configure a connected device.

Write the EP0 Control register (U1EPn) to enable transmit and receive transfers as appropriate with handshaking enabled (unless isochronous transfers are to be used). If the target device is a low-speed device, also set the Low-Speed Enable bit (U1EPn<LSPDEN>). If you want the hardware to automatically retry indefinitely if the target device asserts a NAK on the transfer, clear the Retry Disable bit (U1EPn<RETRYDIS>).

**Note:** Use of automatic indefinite retries can lead to a deadlock condition if the device never responds.

- Set up the current Buffer Descriptor (EVEN or ODD) in the appropriate direction to transfer the desired number of bytes.
- 3. Set the address of the target device in the address register (U1ADDR<6:0>).
- Write the Token register (U1TOK) with an IN or OUT token as appropriate for the desired endpoint. This triggers the module's transmit state machines to begin transmitting the token and the data.
- 5. Wait for the transfer done interrupt (U1IR<TRNIF>). This will indicate that the BD has been released back to the microprocessor and the transfer has completed. If the retry disable bit is set, the handshake (ACK, NAK, STALL or ERROR (0xf)) will be returned in the BD PID field. If a stall interrupt occurs, then the pending packet must be dequeued and the error condition in the target device cleared. If a detach interrupt occurs (SE0 for more than 2.5 μs), then the target has detached (U1IR<DETACHIF>).
- 6. Once the transfer done interrupt (U1IR<TRNIF>) occurs, the BD can be examined and the next data packet queued by returning to step 2.

**Note:** USB speed, transceiver and pull-ups should only be configured during the module setup phase. It is not recommended to change these settings while the module is enabled.

#### 27.4.4.1 USB LINK STATES

Three possible link states are described in the following subsections:

- Reset
- Idle and Suspend
- Resume Signaling

#### 27.4.4.1.1 Reset

As a host, software is required to drive Reset signaling. It may do this by setting USBRST (U1CON<4>). As per the USB specification, the host must drive the Reset for at least 50 ms. (This does not have to be continuous Reset signaling. Refer to the USB 2.0 specification for more information.) Following Reset, the host must not initiate any downstream traffic for another 10 ms.

As a device, the USB module will assert the URSTIF (U1IR<0>) interrupt when it has detected Reset signaling for 2.5  $\mu$ s. Software must perform any Reset initialization processing at this time. This includes setting the Address register to 0x00 and enabling Endpoint 0. The URSTIF interrupt will not be set again until the Reset signaling has gone away and then has been detected again for 2.5  $\mu$ s.

# 27.4.4.1.2 Idle and Suspend

The Idle state of the USB is a constant J state. When the USB has been Idle for 3 ms, a device should go into Suspend state. During active operation, the USB host will send a SOF token every 1 ms, preventing a device from going into Suspend state.

Once the USB link is in the Suspend state, a USB host or device must drive resume signaling prior to initiating any bus activity. (The USB link may also be disconnected.)

As a USB host, software should consider the link in Suspend state as soon as software clears the SOFEN (U1CON<0>).

As a USB device, hardware will set the IDLEIF (U1IR<4>) interrupt when it detects a constant Idle on the bus for 3 ms. Software should consider the link in Suspend state when the IDLEIF interrupt is set.

When a Suspend condition has been detected, the software may wish to place the USB hardware in a Suspend mode by setting USUSPEND (U1PWRC<1>). The hardware Suspend mode gates the USB module's 48 MHz clock and places the USB transceiver in a Low-Power mode.

Additionally, the user may put the PIC32MX into Sleep mode while the link is suspended.

# 27.4.4.1.3 Driving Resume Signaling

If software wants to wake the USB from Suspend state, it may do so by setting RESUME (U1CON<2>). This will cause the hardware to generate the proper resume signaling (including finishing with a low-speed EOP if in host mode).

A USB device should not drive resume signaling unless the Idle state has persisted for at least 5 ms. The USB host also must have enabled the function for remote wake-up.

Software must set RESUME for 1-15 ms if a USB device, or greater than 20 ms if a USB host, then clear it to enable remote wake-up. For more information on RESUME signaling, see Section 7.1.7.7, 11.9 and 11.4.4 in the USB 2.0 specification.

Writing RESUME will automatically clear the special hardware Suspend (low-power) state.

If the part is acting as a USB host, software should, at minimum, set the SOFEN (U1CON<0>) after driving its resume signaling. Otherwise, the USB link would return right back to the Suspend state after 3 ms of inactivity. Also, software must not initiate any downstream traffic for 10 ms following the end of resume signaling.

# 27.4.4.1.4 Receiving Resume Signaling

When the USB logic detects resume signaling on the USB bus for 2.5  $\mu$ s, hardware will set the RESUMEIF (U1IR<5>) interrupt.

A device receiving resume signaling must prepare itself to receive normal USB activity. A host receiving resume signaling must immediately start driving resume signaling of its own. The special hardware Suspend (low-power) state is automatically cleared upon receiving any activity on the USB link.

Reception of any activity on the USB link (this may be due to resume signaling or a link disconnect) while the PIC32MX is in Sleep mode will cause the ACTVIF (U10TGIR<4>) interrupt to be set. This will cause wake-up from Sleep.

#### 27.4.4.2 SRP SUPPORT

SRP support is not required by non-OTG applications. SRP may only be initiated at full speed. Refer to the On-The-Go Supplement specification for more information regarding SRP.

An OTG A-device or embedded host may decide to power-down the VBUS supply when it is not using the USB link. Software may do this by clearing VBUSON (U1OTGCON<3>). When the VBUS supply is powered down, the A-device is said to have ended a USB session.

**Note:** When the A-device powers down the VBUS supply, the B-device must disconnect its pull-up resistor.

An OTG A-device or embedded host may repower the VBUS supply at any time to initiate a new session. An OTG B-device may also request that the OTG A-device repower the VBUS supply to initiate a new session. This is the purpose of the SRP.

Prior to requesting a new session, the B-device must first check that the previous session has definitely ended. To do this, the B-device must check that:

- 1. VBUS supply is below the session end voltage.
- 2. Both D+ and D- have been low for at least 2 ms.

The B-device will be notified of condition 1 by the SESENDIF (U1OTGIR<2>) interrupt.

Software can use the LSTATEIF (U1OTGIR<5>) bit and the 1 ms timer to identify condition 2.

The B-device may aid in achieving condition 1 by discharging the VBUS supply through a resistor. Software may do this by setting VBUSDIS (U1OTGCON<0>).

After these initial conditions are met, the B-device may begin requesting the new session. The B-device then proceeds by pulsing the D+ data line. Software should do this by setting DPPULUP (U1OTGCON<7>). The data line should be held high for 5-10 ms.

After data line pulsing, the B-device should complete SRP signaling by pulsing the VBUS supply. This should be done in software by setting VBUSCHG (U10TGCON<1>).

When an A-device detects SRP signaling (either via the ATTACHIF (U1IR<6>) interrupt or via the SESVDIF (U1OTGIR<3>) interrupt), the A-device must restore the VBUS supply by setting VBUSON (U1OTGCON<3>).

The B-device should not monitor the state of the VBUS supply while performing VBUS supply pulsing. Afterwards, if the B-device does detect that the VBUS supply has been restored (via the SES-VDIF (U1OTGIR<3>) interrupt), it must reconnect to the USB link by pulling up D+. The A-device must complete the SRP by enabling VBUS and driving Reset signaling.

Refer to the On-The-Go supplement to the USB 2.0 Specification for additional details.

#### 27.4.4.3 HNP

An OTG application with a micro-AB receptacle must support HNP. HNP allows an OTG B-device to temporarily become the USB host. The A-device must first enable HNP in the B-device. HNP may only be initiated at full-speed.

After being enabled for HNP by the A-device, the B-device can request to become the host any time that the USB link is in Suspend state by simply indicating a disconnect. Software may accomplish this by clearing the DPPULUP bit (U1OTGCON<7>).

When the A-device detects the disconnect condition (via the URSTIF (U1IR<0>) interrupt), the A-device may allow the B-device to take over as host. The A-device does this by signaling connect as a full-speed device. Software may accomplish this by disabling host operation, HOSTEN = 0 (U1CON<3>), and connecting as a device (USB\_EN = 1). If the A-device instead responds with resume signaling, the A-device will remain as host.

When the B-device detects the connect condition (via ATTACHIF (U1IR<6>)), the B-device becomes host. The B-device drives Reset signaling prior to using the bus.

When the B-device has finished in its role as host, it stops all bus activity and turns on its D+ pull-up resistor by disabling host operations (HOSTEN = 0) and reconnecting as a device (USB\_EN = 1).

Then the A-device detects a Suspend condition (Idle for 3 ms), the A-device turns off its D+ pull-up. Alternatively the A-device may also power-down the VBUS supply to end the session. Otherwise, the A-device continues to provide the VBUS throughout this process.

When the A-device detects the connect condition (via ATTACHIF), the A-device resumes host operation, and drives Reset signaling.

Refer to the On-The-Go supplement for more information regarding HNP.

# 27.4.4.4 CLOCK REQUIREMENTS

For proper USB operation, the USB module must be clocked with a 48 MHz clock. This clock source is used to generate the timing for USB transfers; it is the clock source for the SIE. The control registers are clocked at the same speed as the CPU (refer to Figure 27-1).

The USB module clock is derived from the Primary Oscillator (Posc) for USB operation. A USB PLL and input prescalers are provided to allow 48 MHz clock generation from a wide variety of input frequencies. The USB PLL allows the CPU and the USB module to operate at different frequencies while both use the Posc as a clock source. To prevent buffer overruns and timing issues, the CPU core must be clocked at a minimum of 16 MHz.

The USB module can also use the on-board Fast RC oscillator (FRC) as a clock source. When using this clock source, the USB module will not meet the USB timing requirements. The FRC clock source is intended to allow the USB module to detect a USB wake-up and report it to the interrupt controller when operating in low-power modes. The USB module must be running from the Primary oscillator before beginning USB transmissions.

# 27.5 INTERRUPTS

The USB module uses interrupts to signal USB events such as a change in status, data received and buffer empty events, to the CPU. Software must be able to respond to these interrupts in a timely manner.

# 27.5.1 Interrupt Control

Each interrupt source in the USB module has an interrupt flag bit and a corresponding enable bit. In addition, the UERRIF bit (U1IR<1>) is a logical OR of all the enabled error flags and is read-only. The UERRIF bit can be used to check the USB module for events while in an Interrupt Service Routine (ISR).

# 27.5.2 USB Module Interrupt Request Generation

The USB module can generate interrupt requests from a variety of events. To interface these interrupts to the CPU, the USB interrupts are combined such that any enabled USB interrupt will cause a generic USB interrupt (if the USB interrupt is enabled) to the interrupt controller, see Figure 27-11. The USB ISR must then determine which USB event(s) caused the CPU interrupt and service them appropriately. There are two layers of interrupt registers in the USB module. The top level of bits consists of overall USB status interrupts in the U10TGIR and U1IR registers. The U10TGIR and U1IR bits are individually enabled through the corresponding bits in the U10TGIE and U1IE registers. In addition, the USB Error Condition bit (UERRIF) passes through any interrupt conditions in the U1EIR register enabled via the U1EIE register bits.

# 27.5.3 Interrupt Timing

Interrupts for transfers are generated at the end of the transfer. Figure 27-10 shows some typical event sequences that can generate a USB interrupt and when that interrupt is generated. There is no mechanism by which software can manually set an interrupt bit.

The values in the Interrupt Enable registers (U1IE, U1EIE, U1OTGIE) only affect the propagation of an interrupt condition to the CPU's interrupt controller. Even though an interrupt is not enabled, interrupt flag bits can still be polled and serviced.

## 27.5.4 Interrupt Servicing

Once an interrupt bit has been set by the USB module (in U1IR, U1EIR or U1OTGIR), it must be cleared by software by writing a '1' to the appropriate bit position to clear the interrupt. The USB Interrupt, USBIF (IFS1<25>), must be cleared before the end of the ISR.

USB <USBRST> SOF **SOFIF** Interrupt Generated **URSTIF** Interrupt Generated Control SETUP TOKEN DATA ACK **TRNIF** Interrupt Generated IN TOKEN DATA ACK **TRNIF** Interrupt Generated **OUT TOKEN** DATA **ACK TRNIF** Interrupt Generated = Function = Host

Figure 27-10: Typical Events for USB Interrupts



#### I/O PINS 27.6

Table 27-5 summarizes the use of pins relating to the USB module.

Table 27-5: Pins Associated with the USB Module

| Mode    | Pin Name               | Module<br>Control | Controlling Bit<br>Field <sup>(1)</sup> | Required<br>TRIS Bit<br>Setting | Pin<br>Type | Description                       |
|---------|------------------------|-------------------|-----------------------------------------|---------------------------------|-------------|-----------------------------------|
| Embedde | ed Host <sup>(4)</sup> |                   |                                         |                                 |             |                                   |
|         | D+                     | USBEN             | _                                       | _                               | U           | Data line +                       |
|         | D-                     | USBEN             | _                                       | _                               | U           | Data line -                       |
|         | VBUS                   | USBEN             | _                                       | _                               | A, I        | USB bus power monitor             |
|         | VBuson                 | USBEN             | VBUSON                                  | _                               | D, O        | Output to control supply for VBUS |
|         | VBuson                 | USBEN             | FVBUSONIO(2,3)                          | 1                               | D, I        | General purpose digital input     |
|         | VBuson                 | USBEN             | FVBUSONIO(2,3)                          | 0                               | D, O        | General purpose digital output    |
|         | Vusb                   | _                 | _                                       | _                               | Р           | Power in for USB transceiver      |
|         | ID                     | USBEN             | _                                       | _                               | R           | Reserved; do not connect          |
|         | ID                     | USBEN             | FUSBIDIO <sup>(2,3)</sup>               | 1                               | D, I        | General purpose digital input     |
|         | ID                     | USBEN             | FUSBIDIO <sup>(2,3)</sup>               | 0                               | D, O        | General purpose digital output    |
| Device  |                        |                   |                                         |                                 |             |                                   |
|         | D+                     | USBEN             | _                                       | _                               | U           | Data line +                       |
|         | D-                     | USBEN             | _                                       | _                               | U           | Data line -                       |
|         | VBUS                   | USBEN             | _                                       | _                               | A, I        | USB bus power monitor             |
|         | VBuson                 | _                 | _                                       | _                               | R           | Reserved                          |
|         | VBuson                 | USBEN             | FVBUSONIO <sup>(2,3)</sup>              | 1                               | D, I        | General purpose digital input     |
|         | VBuson                 | USBEN             | FVBUSONIO <sup>(2,3)</sup>              | 0                               | D, O        | General purpose digital output    |
|         | Vusb                   | _                 | _                                       | _                               | Р           | USB internal transceiver supply   |
|         | ID                     | _                 | _                                       | _                               | R           | Reserved                          |
|         | ID                     | USBEN             | FUSBIDIO <sup>(2,3)</sup>               | 1                               | D, I        | General purpose digital input     |
|         | ID                     | USBEN             | FUSBIDIO <sup>(2,3)</sup>               | 0                               | D, O        | General purpose digital output    |
|         | I lanut                |                   | Output                                  |                                 | Analaa      | D. Digital                        |

**Legend:** I = Input

O = Output

A = Analog

D = Digital

U = USB

P = Power

R = Reserved

- Note 1: All pins are subject to the device pin priority control. See the specific device data sheet for further details.
  - 2: Refer to Section 32. "Configuration" (DS61124) for information on these bits.
  - 3: These bits are not available on all devices. Refer to the specific device data sheet for details.
  - 4: The VBUSON pin cannot be reclaimed for I/O usage when operating in Host mode or OTG mode, as it is required for USB operation.
  - 5: The ID pin cannot be reclaimed for I/O usage when operating in OTG mode, as it is required for USB operation.

Table 27-5: Pins Associated with the USB Module (Continued)

| Mode                 | Pin Name | Module<br>Control | Controlling Bit<br>Field <sup>(1)</sup> | Required<br>TRIS Bit<br>Setting | Pin<br>Type | Description                               |
|----------------------|----------|-------------------|-----------------------------------------|---------------------------------|-------------|-------------------------------------------|
| OTG <sup>(4,5)</sup> |          |                   |                                         |                                 |             |                                           |
|                      | D+       | USBEN             | _                                       | _                               | U           | Data line +                               |
|                      | D-       | USBEN             | _                                       | _                               | U           | Data line -                               |
|                      | VBUS     | USBEN             | VBUSCHG,<br>VBUSDIS                     | _                               | A, I/O      | USB bus power monitor                     |
|                      | VBuson   | USBEN             | VBUSCHG,<br>VBUSDIS,<br>VBUSON          | _                               | D, O        | USB Host and OTG bus power control output |
|                      | VBuson   | USBEN             | FVBUSONIO <sup>(2,3)</sup>              | 1                               | D, I        | General purpose digital input             |
|                      | VBuson   | USBEN             | FVBUSONIO <sup>(2,3)</sup>              | 0                               | D, O        | General purpose digital output            |
|                      | VUSB     | _                 | _                                       | -                               | Р           | Power in for USB transceiver              |
|                      | ID       | USBEN             | _                                       | _                               | D, I        | OTG mode host/device select input         |
|                      | ID       | USBEN             | FUSBIDIO <sup>(2,3)</sup>               | 1                               | D, I        | General purpose digital input             |
|                      | ID       | USBEN             | FUSBIDIO <sup>(2,3)</sup>               | 0                               | D, O        | General purpose digital output            |
| USB Disa             | abled    |                   |                                         |                                 |             |                                           |
|                      | D+       | USBEN             | _                                       | 1                               | D, I        | General purpose digital input             |
|                      | D-       | USBEN             | _                                       | 1                               | D, I        | General purpose digital input             |
|                      | VBUS     | USBEN             | _                                       | _                               | R           | Reserved                                  |
|                      | VBuson   | USBEN             | _                                       | 0                               | D, O        | General purpose digital input             |
|                      | VBuson   | USBEN             | _                                       | 1                               | D, I        | General purpose digital output            |
|                      | VUSB     | USBEN             | _                                       | _                               | R           | Reserved                                  |
|                      | ID       | USBEN             | _                                       | 1                               | D, I        | General purpose digital input             |
|                      | ID       | USBEN             | _                                       | 0                               | D, O        | General purpose digital output            |

**Legend:** I = Input

O = Output

A = Analog

D = Digital

U = USB P = Power R = Reserved

- Note 1: All pins are subject to the device pin priority control. See the specific device data sheet for further details.
  - 2: Refer to Section 32. "Configuration" (DS61124) for information on these bits.
  - 3: These bits are not available on all devices. Refer to the specific device data sheet for details.
  - 4: The VBUSON pin cannot be reclaimed for I/O usage when operating in Host mode or OTG mode, as it is required for USB operation.
  - 5: The ID pin cannot be reclaimed for I/O usage when operating in OTG mode, as it is required for USB operation.

# 27.7 OPERATION IN DEBUG AND POWER-SAVING MODES

# 27.7.1 Operation in Sleep

Use of Sleep mode is only recommended in two cases:

- · USB module is disabled
- · USB module is in a Suspend state

Placing the USB module in Sleep mode while the bus is active can result in violating USB protocol.

When the device enters Sleep mode, the clock to the USB module is maintained. The effect on the CPU clock source is dependent on the USB and CPU clock configuration.

- If the CPU and USB were using the Primary Oscillator (Posc) source, the CPU is disconnected from the clock source when entering Sleep and the oscillator is left in Enabled state for the USB module.
- If the CPU was using a different clock source, that clock source is disabled on entering Sleep, and the USB clock source is left Enabled.

To further reduce power consumption, the USB module can be placed in Suspend mode. This can be done prior to placing the CPU in Sleep using the USUSPEND (U1PWRC<1>) bit or it can be done automatically when the CPU enters Sleep using the UASUSPND (U1CNFG1<0>) bit.

**Note:** The UASUSPND feature is not available on all devices. Refer to the specific device data sheet for details.

- If the CPU and USB were using the Primary Oscillator (Posc) source, the oscillator is disabled when the CPU enters Sleep.
- If the CPU was not sharing Posc with the USB module, Posc will be disabled when the USB module enters Suspend. The CPU clock source will be disabled when the CPU enters Sleep.

### 27.7.1.1 BUS ACTIVITY COINCIDENT WITH ENTERING SLEEP MODE

Software is unable to predict bus activity therefore even when software has determined that the USB link is in a state safe for entering Sleep, bus activity can still occur, potentially placing USB in a non-safe link state. The USLPGRD (U1PWRC<4>) and UACTPND (U1PWRC<7>) bits can be used to prevent this. Before entering the sensitive code region, software can set the GUARD bit so that hardware will prevent the device from entering Sleep mode (by generating a wake-up event) if activity is detected or if there is a notification pending. UACTPND should be polled to ensure no interrupt is pending before attempting to enter Sleep.

#### 27.7.2 Operation in Idle Mode

When the device enters Idle mode, the behavior of the USB module is determined by the PSIDL bit.

#### 27.7.2.1 IDLE OPERATION WITH PSIDL CLEARED

When the bit is clear, the clock to the CPU is gated off but the clock to the USB module is maintained when in Idle mode. The USB module can therefore continue operation while the CPU is Idle. When enabled USB interrupts are generated they will bring the CPU out of Idle.

# 27.7.2.2 IDLE OPERATION WITH PSIDL SET

When the PSIDL bit is set, the clock to the CPU and the clock to the USB module are both gated off. In this mode the USB module does not continue normal operation and has lower power consumption. Any USB activity can be used to generate an interrupt to bring the CPU out of Idle.

To further increase power savings, the CPU clock source and USB clock sources can be switched to FRC before entering Idle mode. This will cause the Posc module to power down. When the Posc module is re-enabled, start-up delays will apply. This mode of operation should only be used when the bus is idle.

# 27.7.3 Operation in Debug Modes

# 27.7.3.1 EYE PATTERN

To assist with USB hardware debugging and testing, an eye pattern test generator is incorporated into the module. This pattern is generated by the module when the UTEYE bit (U1CNFG1<7>) is set. The USB module must be enabled, USBPWR (PWRC<0> = 1), the USB 48 MHz clock must be enabled, SUSPEND (U1PWRC<1>) = 0, and the module is not in Freeze mode.

Once the UTEYE bit is set, the module will start transmitting a **J-K-J-K** bit sequence. The bit sequence will be repeated indefinitely while the Eye Pattern Test mode is enabled (see Figure 27-12).

Note: The UTEYE bit should never be set while the module is connected to an actual USB system. The mode is intended for board verification to aid with USB certification tests.





# 27.8 EFFECTS OF A RESET

All forms of Reset force the USB module registers to the default state.

**Note:** The USB module cannot ensure the state of the BDT, nor that of the packet data buffers contained in RAM, following a Reset.

# 27.8.1 Device Reset (MCLR)

A device Reset forces all USB module registers to their Reset state. This turns the USB module off.

# 27.8.2 Power-on Reset (POR)

A POR Reset forces all USB module registers to their Reset state. This turns the USB module off.

# 27.8.3 Watchdog Timer Reset (WDT)

A WDT Reset forces all USB module registers to their Reset state. This turns the USB module off.

# 27.9 RELATED APPLICATION NOTES

This section lists application notes that are related to this section of the manual. These application notes may not be written specifically for the PIC32MX device family, but the concepts are pertinent and could be used with modification and possible limitations. The current application notes related to the USB OTG module are:

| Title                                         | Application Note # |
|-----------------------------------------------|--------------------|
| USB Embedded Host Stack                       | AN1140             |
| USB Embedded Host Stack Programmer's Guide    | AN1141             |
| USB Mass Storage Class on an Embedded Host    | AN1142             |
| Using a USB Flash Drive with an Embedded Host | AN1145             |
| USB HID Class on an Embedded Device           | AN1163             |
| USB CDC Class on an Embedded Device           | AN1164             |
| USB Generic Function on an Embedded Device    | AN1166             |
| USB Mass Storage Class on an Embedded Device  | AN1169             |
| USB Device Stack for PIC32 Programmer's Guide | AN1176             |

**ote:** Please visit the Microchip web site (www.microchip.com) for additional application notes and code examples for the PIC32MX family of devices.

# 27.10 REVISION HISTORY

# Revision A (February 2008)

This is the initial released version of this document.

# Revision B (April 2008)

Revised status to Preliminary; Revised U-0 to r-x; Revised Figure 27-1; Revised Table 27-5.

# Revision C (July 2008)

Revised Registers 27-23 (IFS1) and 27-24 (IEC1); Revised Figures 27-3 and 27-4; Change Reserved bits from "Maintain as" to "Write".

# Revision D (July 2009)

This revision includes the following changes:

- · Changed all references to DMA Controller to Bus Master
- Updated Section 27.2.19 "Associated Registers"
- USB Register Summary (Table 27-1):
  - Removed all references to the Clear, Set and Invert registers
  - Removed references to the OSCON, IFS1, IEC1 and DEVCFG2 registers
  - Added the USBBUSY and UASUSPND bits
  - Added the Address Offset column
  - Added Notes 1, 2 and 3, which describe the Clear, Set and Invert registers
- Added Notes describing the Clear, Set and Invert registers to the following registers:
  - U10TGIR
  - U10TGIE
  - U10TGCON
  - U1PWRC
  - U1IR
  - U1IE
  - U1EIR
  - U1EIE
  - U1STAT
  - U1CON
  - U1ADDR
  - U1FRML
  - U1FRMH
  - U1TOK
  - U1SOF
  - U1BDTP1, U1BDTP2 and U1BDTP3
  - U1CNFG1
  - U1EPn (where n = 0 through 15)
- Added the USBBUSY bit definition to the U1PWRC: USB Power Control Register (Register 27-5)
- Added the UASUSPND bit definition to the U1CNFG1: USB Configuration 1 Register (Register 27-20)
- Removed these registers: OSCCON, IFS1, IEC1 and DEVCFG2
- Updated the last column of BDT Address Generation (Figure 27-2) from FSOTG to FIELD
- Added Note 1 and Note 2 to Buffer Management Overview (Figure 27-5)
- Added a note after the last paragraph in Section 27.3.5 "Module Initialization"
- Added the FVBUSONIO and FUSBIDIO controlling bit fields to Table 27-5: Pins Associated with the USB Module
- Changed references to the USBSIDL bit to PSIDL in Section 27.7.2 "Operation in Idle Mode"

# Revision D (July 2009) (Continued)

- Removed Section 27.7.3.2 "USB OE Monitor"
- Added Note 4 and Note 5 to Table 27-5
- Added applications note AN1140, AN1142 and AN1145 to Section 27.9 "Related Application Notes"

# Revision E (August 2009)

This revision includes the following changes:

- USB Register Summary (Table 27-1):
  - Removed Notes 1, 2 and 3, which described the Clear, Set and Invert registers
- Removed Notes describing the Clear, Set and Invert registers from the following registers:
  - U1OTGIR
  - U1OTGIE
  - U10TGCON
  - U1PWRC
  - U1IR
  - U1IE
  - U1EIR
  - U1EIE
  - U1STAT
  - U1CON
  - U1ADDR
  - U1FRML
  - U1FRMH
  - U1TOK
  - U1SOF
  - U1BDTP1, U1BDTP2 and U1BDTP3
  - U1CNFG1
  - U1EPn (where n = 0 through 15)

NOTES: